# CONTROL AND ANALYSIS OF MULTILEVEL INVERTERS FOR POWER QUALITY IMPROVEMENT THESIS

submitted in fulfilment of the requirement of the degree of

## **DOCTOR OF PHILOSOPHY**

to

## J.C.BOSE UNIVERSITY OF SCIENCE & TECHNOLOGY, YMCA

by

**DEEPSHIKHA SINGLA** Registration No: YMCAUST/PH12/2012

Under the Supervision of

DR. P. R. SHARMA

PROFESSOR



Department of Electrical Engineering Faculty of Engineering and Technology J.C.BOSE University of Science & Technology, YMCA Sector-6, Mathura Road, Faridabad, Haryana, INDIA

## **MARCH 2021**

## **DEDICATION**

to

My Role Model and Inspiration, My Mother Pratibha Singla

My Motivation, My Husband Aman Sharma

My beloved son Aadvik And My Family

## **CANDIDATE'S DECLARATION**

I hereby declare that this thesis entitled "CONTROL AND ANALYSIS OF MULTILEVEL INVERTERS FOR POWER QUALITY IMPROVEMENT" by DEEPSHIKHA SINGLA, being submitted in fulfillment of requirement for the award of Degree of Doctor of Philosophy in the Department of Electrical Engineering under Faculty of Engineering and Technology of J.C.BOSE University of Science and Technology, YMCA, Faridabad, during the academic year 2020-2021, is a bonafide record of my original work carried out under the guidance and supervision of Dr. P.R.SHARMA, PROFESSOR, DEPARTMENT OF ELECTRICAL ENGINEERING and has not been presented elsewhere.

I further declare that the thesis does not contain any part of any work which has been submitted for the award of any degree either in this university or in any other university.

(DEEPSHIKHA SINGLA)

**Registration No. YMCAUST/PH12/2012** 

## CERTIFICATE

This is to certify that this thesis entitled "CONTROL AND ANALYSIS OF MULTILEVEL INVERTERS FOR POWER QUALITY IMPROVEMENT" by DEEPSHIKHA SINGLA submitted in fulfilment of the requirement for the award of Degree of Doctor of Philosophy in DEPARTMENT OF ELECTRICAL ENGINEERING, under Faculty of Engineering and Technology of J.C.BOSE University of Science and Technology, YMCA, Faridabad, during the academic year 2020-2021, is a bonafide record of work carried out under my guidance and supervision.

I further declare that to the best of my knowledge, the thesis does not contain any part of any work which has been submitted for the award of any degree either in this university or in any other university.

> Dr. P.R.Sharma **PROFESSOR** Department of Electrical Engineering Faculty of Engineering and Technology J.C.BOSEUST, YMCA, Faridabad

Dated:

## ACKNOWLEDGEMENT

It gives me immense pleasure to acknowledge the people whose priceless contributions helped me reach here. Without their support, this piece of academic work, in the form of my doctoral thesis, would have just been reduced to mere ink on paper. First and foremost, my deepest and heartfelt thanks to Dr. P.R.Sharma who has been not just a guide par excellence but also an inspiring teacher.

Sir, you have shown me the right path always, lit the lamp of clarity whenever I was in doubt, believed in my abilities, corrected me when I was wrong, encouraged me when I was right, and motivated me whenever I would lose hope. I express my deep sense of gratitude for your unconditional support to help me achieve excellence throughout my research work culminating in this doctoral thesis.

It is my firm belief that no success in life can ever be achieved without the well wishes and support of one's family. And when I look back from where I have reached today, my belief only becomes stronger. First and foremost, my very special remembrance and gratitude towards my mother Prof. Pratibha Singla for believing in me and giving me the best lesson of life. My mother inspired me to do better with every passing day. I am sure no one today would be as proud as her seeing me complete my doctoral thesis. I also heartily thank my dearest father, Mr. Shailender Singla, Father-in-law Sh. Rakesh Sharma and Mother-in-law Mrs. Meenakshi, Brother Vibhor, and Sister Jayati for their unwavering support. And even though my son Aadvik is too young to understand these words, thanks to him for bringing smile on my face by coming into our lives. He has been a great support in later days for encouraging me to complete my work so that my sir doesn't scold me.

People say that behind every successful man there is a woman, but in my case it has been the other way round. No matter what I write, no words can even suffice my gratefulness for the man of my life, my best friend, my biggest support, a neverending source of inspiration and righteousness, my soul mate and life partner Mr. Aman Sharma. He gave me hope, courage and the reason to be what I am today, my true self and he always said, "Be the best at what you do". Today, I know I am making him proud. I would like to express my sincere gratitude to chairpersons Dr. Rajesh Ahuja and Dr. Poonam Singhal for their valuable advice, support and information on different aspects.

I would also like to thank all the staff members and last but not the least, my dearest friend (Bhabhi) Dr. Mamta for all the help, discussion and great company.

And finally, thinking that one entity without whose grace, all the above wonderful people wouldn't have come in to my life and without whose blessings, I wouldn't have been where I am. Thank you almighty, the ever knowing, omnipresent and ever-forgiving God for being kind and watching over me all these years and I know that you will continue to do so forever.

### (DEEPSHIKHA SINGLA)

## **Registration No. YMCAUST/PH12/2012**

## ABSTRACT

The increased use of renewable energy sources like solar power and its integration in the existing grid provide an effective solution in energy utilization. Modern day power sensitive devices demand clean and quality power and thus, Multilevel Inverters (MLIs) are incorporated into the grid. The performance of multilevel inverters with existing control strategies is quite impressive yet there has been the ever felt need for novel mechanisms for controlling the output of multilevel inverter meeting power quality standards.

Cascaded H-Bridge Inverters produce approximate sinusoidal output waveform with high levels but harmonics are introduced, which can be reduced using different modulation techniques. Most of the control techniques are based upon high frequency Sinusoidal Pulse Width Modulation (SPWM), which involves from high switching losses. Total Harmonic Distortion (THD) minimization methods enable a global minimum THD in voltage though low order harmonics may or may not lie within the harmonic limits. Selective Harmonic Elimination (SHE) aims at eliminating specific lower order harmonics, whereas some higher order harmonics exists which can be removed by filtering, thus increasing the cost. So, the main challenge is to design a control technique for MLIs, which produces low harmonic output voltage.

Harmonic Elimination methods convert the equations involving harmonics into an optimization problem which optimizes a set of switching angles using an optimization algorithm. Optimal value of switching angles yields output voltage with minimum harmonics. The work carried out in this thesis involves introducing an objective function capable of producing optimal values with the help of appropriate optimization algorithm. The function not only aims to minimize harmonics but also minimize the deviation of fundamental component of desired voltage. The proposed function is developed based upon the limitations in the existing functions. The technique can be used with Single-phase as well as Three-phase systems for any level of inverter.

The work also involves the selection of best suited algorithm for optimization of proposed minimization function. An appropriate algorithm for the minimization function is chosen depending upon its performance, which can be obtained in terms of efficiency, reliability, and quality of solution. Cuckoo Search (CS) Algorithm has been proved showing best performance as the set of optimized switching angles gives minimum harmonic profile. Thus, considering the simplicity and efficiency of the Cuckoo Search algorithm for solving the proposed minimization problem, this research work utilized Cuckoo Search optimization for control of multilevel inverter.

This work is an improvement over the existing works, which has been proved through the simulation of Single-phase Five-level, Nine-level, Thirteen-level and Three-phase Five-level Cascaded H-Bridge Inverter using proposed scheme. The work was further extended to realization of Single-phase Cascaded H-bridge configurations on a hardware prototype using Spartan-6 XC6SLX9 FPGA controller. The observations confirm the simulation results and prove the efficiency of CS Optimized Switching scheme. Further, Three-phase Five-level Cascaded H-bridge Inverter is modelled and studied for the power quality parameters.

The work computes various power quality related parameters for to provide a clear vision of the power quality improvement in MLI. A detailed analysis and comparison of the proposed CS Optimized Switching scheme is done and compared against the most common Pulse Width Modulation scheme. Even after lots of research in the field of harmonic minimization, the search to find the best algorithm for optimal control of multilevel inverter will continue to exist.

## TABLE OF CONTENTS

|                                | Page No. |
|--------------------------------|----------|
| Title Page                     | i        |
| Dedication                     | ii       |
| Candidate's Declaration        | iii      |
| Certificate of the Supervisors | iv       |
| Acknowledgement                | v-vi     |
| Abstract                       | vii-viii |
| Table of Contents              | ix-xiii  |
| List of Tables                 | xiv-xv   |
| List of Figures                | xvi-xx   |
| List of Abbreviations          | xxi-xxii |

## **CHAPTER I: INTRODUCTION**

1

| 2<br>2 |
|--------|
| 2      |
| _      |
| 5      |
| 5      |
| 7      |
| 9      |
| 11     |
| 12     |
| 13     |
|        |
| 15     |
|        |

| 2.1 | INTRODUCTION                      | 15 |
|-----|-----------------------------------|----|
| 2.2 | REVIEW OF EXISTING WORK           | 16 |
| 2.3 | LIMITATIONS OF EXISTING WORK      | 29 |
| 2.4 | DEFINING THE SCOPE OF THE PROBLEM | 30 |

| 2.5         | MO         | DULATION STRATEGIES                                                         | 31 |
|-------------|------------|-----------------------------------------------------------------------------|----|
|             | 2.5.1      | Sinusoidal PWM                                                              | 34 |
|             | 2.5.2      | Hybrid SPWM                                                                 | 35 |
|             | 2.5.3      | Space Vector PWM or Space Vector Modulation                                 | 36 |
|             | 2.5.4      | Discontinuous PWM or Zero Sequence Injection                                | 37 |
|             | 2.5.5      | Space Vector Control or Space Vector at<br>Fundamental Frequency Modulation | 39 |
|             | 2.5.6      | Selective Harmonic Elimination                                              | 40 |
|             |            |                                                                             |    |
| CHAPTER III | : DEVEI    | LOPMENT OF OPTIMAL SWITCHING                                                | 43 |
| IECHNIQUE   | FUK HAI    | <b>XMONIC MINIMIZATION IN CASCADED MILIS</b>                                |    |
| 3.1         | ME         | THODS OF HARMONIC MINIMIZATION/                                             | 43 |
|             | MIT        | IGATION                                                                     |    |
|             | 3.1.1      | Harmonic Minimization Methods                                               | 43 |
|             | 3.1.2      | THD Minimization Methods                                                    | 44 |
|             | 3.1.3      | Harmonic Elimination Methods                                                | 44 |
| 3.2         | BAS        | SICS OF SELECTIVE HARMONIC ELIMINATION                                      | 44 |
| 3.3         | UNI<br>MO  | DERSTANDING PROBLEMS IN EXISTING<br>DULATION TECHNIQUES                     | 48 |
| 3.4         | FOR<br>HAI | RMULATION OF OBJECTIVE FUNCTION FOR RMONIC MINIMIZATION                     | 49 |
| 3.5         | PRC        | BLEM FORMULATION                                                            | 56 |
| 3.6         | CON        | NCLUSION                                                                    | 61 |
|             |            |                                                                             |    |

## CHAPTER IV: COMPARATIVE ANALYSIS OF VARIOUS OPTIMIZATION ALGORITHMS FOR HARMONIC MINIMIZATION

| 4.1 | NE    | ED OF OPTIMIZATION                            | 63 |
|-----|-------|-----------------------------------------------|----|
| 4.2 | CL    | ASSICAL OPTIMIZATION METHODS                  | 65 |
|     | 4.2.1 | Direct Search Methods                         | 65 |
|     | 4.2.2 | Gradient Search Methods                       | 65 |
|     | 4.2.3 | Numerical Methods of Optimization             | 66 |
|     | 4.2.4 | Limitations of Classical Optimization Methods | 66 |
| 4.3 | AI    | DVANCED OPTIMIZATION METHODS                  | 67 |
|     | 4.3.1 | Evolutionary Algorithms (EA)                  | 68 |
|     | 4.3.2 | Swarm Intelligence Based Algorithms           | 69 |

63

|                    | 4.3.3                     | Metaheuristic Based Methods                                         | 71 |
|--------------------|---------------------------|---------------------------------------------------------------------|----|
|                    | 4.3.4                     | Hybrid Algorithms                                                   | 73 |
| 4.                 | 4 PER                     | FORMANCE OF ALGORITHM                                               | 74 |
|                    | 4.4.1                     | Algorithm Efficiency                                                | 74 |
|                    | 4.4.2                     | Reliability and Robustness                                          | 75 |
|                    | 4.4.3                     | Quality of Solution                                                 | 75 |
| 4.                 | 5 SEL<br>MIN              | ECTION OF OPTIMIZATION ALGORITHM FOR<br>IMIZATION OF HARMONICS      | 75 |
|                    | 4.5.1                     | Simulated Annealing (SA)                                            | 77 |
|                    | 4.5.2                     | Particle Swarm Optimization (PSO)                                   | 78 |
|                    | 4.5.3                     | Gravitational Search (GS)                                           | 79 |
|                    | 4.5.5                     | Harmony Search (HS)                                                 | 80 |
|                    | 4.5.5                     | Teaching Learning Based Optimization (TLBO)                         | 81 |
|                    | 4.5.6                     | Cuckoo Search (CS)                                                  | 82 |
| 4.                 | 6 CON                     | IPARATIVE STUDY                                                     | 83 |
|                    | 4.6.1                     | Performance Comparison for Three-Phase Five<br>Level CHB Inverter   | 84 |
|                    | 4.6.2                     | Performance Comparison for Three-Phase Eleven<br>Level CHB Inverter | 87 |
|                    | 4.6.3                     | Experimental Results of Three-Phase Five Level CHB Inverter         | 90 |
| 4.                 | 7 CON                     | ICLUSION                                                            | 92 |
| CHAPTEI<br>MULTILI | R V: HARDW<br>EVEL INVERT | ARE IMPLEMENTATION OF CASCADED<br>TERS FOR HARMONIC MINIMIZATION    | 95 |
| 5.                 | 1 INTI                    | RODUCTION                                                           | 95 |

| 5.1 | 11 9 1     | RODUCTION                                                                                | ))  |
|-----|------------|------------------------------------------------------------------------------------------|-----|
| 5.2 | HAI        | RDWARE SETUP AND SPECIFICATIONS                                                          | 96  |
|     | 5.2.1      | Power Inverter Unit                                                                      | 97  |
|     | 5.2.2      | Controller Unit                                                                          | 98  |
| 5.3 | SIN<br>INV | GLE-PHASE FIVE-LEVEL CASCADED H-BRIDGE<br>ERTER                                          | 101 |
|     | 5.3.1      | Determining Switching Angles Using CS<br>Optimized Switching Function                    | 102 |
|     | 5.3.2      | Simulation Results using SPWM Firing Scheme<br>and Cuckoo Search Optimized Firing Scheme | 103 |

|       | 5.3.3      | Experimental Results using SPWM Firing Scheme | 109 |
|-------|------------|-----------------------------------------------|-----|
| 5 1   | CIN        | ICLE DUAGE NUME LEVEL CASCADED U              | 110 |
| 5.4   | DD.<br>DIV | IGLE-PHASE NINE-LEVEL CASCADED H-             | 112 |
|       | DK         | IDGE INVERTER                                 |     |
|       | 5.4.1      | Determining Switching Angles Using CS         | 113 |
|       |            | Optimized Switching Function                  |     |
|       | 5.4.2      | Simulation Results using SPWM Firing Scheme   | 114 |
|       |            | and Cuckoo Search Optimized Firing Scheme     |     |
|       | 5.4.3      | Experimental Results using SPWM Firing Scheme | 117 |
|       |            | and Cuckoo Search Optimized Firing Scheme     |     |
| 5.5   | SIN        | IGLE-PHASE THIRTEEN-LEVEL CASCADED H-         | 120 |
|       | BR         | IDGE INVERTER                                 |     |
|       | 5.5.1      | Determining Switching Angles Using CS         | 120 |
|       |            | Optimized Switching Function                  |     |
|       | 5.5.2      | Simulation Results using SPWM Firing Scheme   | 121 |
|       |            | and Cuckoo Search Optimized Firing Scheme     |     |
|       | 5.5.3      | Experimental Results using SPWM Firing Scheme | 123 |
|       |            | and Cuckoo Search Optimized Firing Scheme     |     |
| 5.6   | CO         | NCLUSION                                      | 127 |
|       |            |                                               |     |
|       |            |                                               | 120 |
| LEK V | I: PERFO   | JEMANCE ANALYSIS OF MILIS FOR POWER           | 129 |
|       | IPROVEN    | 1EN 1                                         |     |
| 6.1   | PEI        | RFORMANCE PARAMETERS IN MULTILEVEL            | 129 |
|       | INV        | /ERTERS                                       |     |
| ()    |            |                                               | 120 |
| 0.2   |            | CUNIQUE IN THREE DIAGE EVEL EVEL I            | 129 |
|       |            | UNCE IN THREE-PHASE FIVE-LEVEL H-             |     |
|       | BK         | IDGE INVERTER                                 |     |

## СНАРТ QUALI

| 6.1 | PERFORMANCE PARAMETERS IN MULTILEVEL INVERTERS                                                                                   | 129 |
|-----|----------------------------------------------------------------------------------------------------------------------------------|-----|
| 6.2 | IMPLEMENTATION OF CS OPTIMIZED SWITCHING<br>TECHNIQUE IN THREE-PHASE FIVE-LEVEL H-<br>BRIDGE INVERTER                            | 129 |
| 6.3 | SIMULATION AND ANALYSIS OF THREE-PHASE<br>FIVE-LEVEL CASCADED H-BRIDGE INVERTER<br>USING CS OPTIMIZED SWITCHING TECHNIQUE        | 132 |
| 6.4 | EXPERIMENTAL VALIDATION OF FPGA<br>CONTROLLED FIVE-LEVEL CASCADED H-BRIDGE<br>INVERTER USING CS OPTIMIZED SWITCHING<br>TECHNIQUE | 134 |
| 6.5 | PERFORMANCE ANALYSIS OF THREE-PHASE<br>FIVE-LEVEL MLI                                                                            | 136 |
| 6.6 | CONCLUSION                                                                                                                       | 142 |

| CHAPTER VII:                      | <b>CONCLUSION &amp; FUTURE SCOPE</b> | 143     |
|-----------------------------------|--------------------------------------|---------|
| 7.1                               | CONCLUSION                           | 143     |
| 7.2                               | SCOPE FOR FUTURE WORK                | 144     |
| 7.3                               | RESEARCH HIGHLIGHTS                  | 145     |
| REFERENCES                        |                                      | 147-159 |
| APPENDIX A                        | 161-169                              |         |
| BRIEF PROFILE OF RESEARCH SCHOLAR |                                      | 171     |
| LIST OF PUBLICATIONS              |                                      | 173     |

## LIST OF TABLES

| Table No. | Table Caption                                                                                                    | Page No. |
|-----------|------------------------------------------------------------------------------------------------------------------|----------|
| 1.1       | Voltage Distortion Limits as per IEEE 519-2014                                                                   | 4        |
| 1.2       | Maximum Harmonic Current Distortion in Percent of $I_L$ as per IEEE 519-2014                                     | 4        |
| 1.3       | Switching States of Five-Level Diode Clamped Inverter                                                            | 6        |
| 1.4       | Switching States of Five-Level Flying Capacitor Inverter                                                         | 8        |
| 1.5       | Switching States of Five-Level Cascaded H-Bridge Inverter                                                        | 10       |
| 2.1       | Voltage Distortion Limits as per IEEE 519-2014                                                                   | 16       |
| 2.2       | Review of the Literature                                                                                         | 17-28    |
| 2.3       | Comparison between High and Fundamental Switching Frequency Techniques                                           | 41       |
| 3.1       | Comparison of Switching Angles Using Different<br>Objective Functions and Respective THD                         | 60       |
| 3.2       | Detailed Harmonic Analysis of Different Objective<br>Functions                                                   | 60       |
| 3.3       | Comparison of THD using Switching Angles at<br>Different Values of Modulation Index                              | 61       |
| 4.1       | Introduction of Various Algorithms with Proposed Year                                                            | 76       |
| 4.2       | Comparison of Algorithm Efficiency for Five-Level CHB<br>Inverter in 100 iterations                              | 84       |
| 4.3       | Comparison of Simulation Results of Fundamental<br>Voltage and Voltage Harmonics in Five-Level CHB<br>Inverter   | 85       |
| 4.4       | Comparison of Reliability of Algorithms on the basis of Success Rate                                             | 87       |
| 4.5       | Comparison of Algorithm Efficiency for Eleven-Level<br>CHB Inverter in 500 iterations                            | 88       |
| 4.6       | Comparison of Simulation Results of Fundamental<br>Voltage and Voltage Harmonics in Eleven-Level CHB<br>Inverter | 88       |
| 4.7       | Comparison of Reliability of all Algorithms on the basis of Success Rate                                         | 89       |

| 4.8 | Comparison of Experimental Results of Fundamental<br>Voltage and Voltage Harmonics in Five-Level CHB<br>Inverter                               | 90  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 5.1 | Comparison of Simulation and Hardware results of<br>Single-Phase Five-Level using SPWM Firing scheme<br>and Cuckoo Search Optimized scheme     | 111 |
| 5.2 | Comparison of Simulation and Hardware results of<br>Single-Phase Nine-Level using SPWM Firing scheme<br>and Cuckoo Search Optimized scheme     | 119 |
| 5.3 | Comparison of Simulation and Hardware results of<br>Single-Phase Thirteen-Level using SPWM Firing<br>scheme and Cuckoo Search Optimized scheme | 126 |
| 6.1 | Voltage, Current And Power Values At Input And Output                                                                                          | 137 |
| 6.2 | Comparison of Power Quality Parameters                                                                                                         | 139 |
| 6.3 | Comparison of Simulation and Hardware Results<br>Obtained Using SPWM and CS Optimized Switching<br>Scheme                                      | 141 |

## LIST OF FIGURES

| Figure No. | Caption                                                                                                                                                                                                                     | Page No. |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 1.1        | Single-Phase Five-Level Diode Clamped Inverter                                                                                                                                                                              | 6        |
| 1.2        | Single Phase Five-Level Flying Capacitor Inverter                                                                                                                                                                           | 7        |
| 1.3        | Single-Phase Five- Level Cascaded H-Bridge Inverter                                                                                                                                                                         | 9        |
| 1.4        | Organization of the Thesis                                                                                                                                                                                                  | 13       |
| 2.1        | Classification of Modulation Techniques on the Basis of Switching Frequency                                                                                                                                                 | 32       |
| 2.2        | Classification of High Switching Frequency Methods                                                                                                                                                                          | 33-      |
| 2.3        | <ul><li>(a) Phase Disposition PWM, (b) Phase Opposition</li><li>Disposition PWM, (c) Alternate Phase Opposition</li><li>Disposition PWM, and (d) Phase Opposition</li><li>Disposition with variable Frequency PWM</li></ul> | 35       |
| 2.4        | An example of Hybrid SPWM                                                                                                                                                                                                   | 36       |
| 2.5        | Space Vector Diagram                                                                                                                                                                                                        | 36       |
| 2.6        | An example of Carrier Based Harmonic Injection                                                                                                                                                                              | 38       |
| 2.7        | Space Vector Control of Five-Level Inverter                                                                                                                                                                                 | 39       |
| 3.1        | Multilevel Output with Multiple Switching at One<br>Level, i.e. High or PWM Switching Frequency                                                                                                                             | 45       |
| 3.2        | Multilevel Output with Single Switching at One Level,<br>i.e. Fundamental Switching Frequency                                                                                                                               | 46       |
| 3.3        | Optimized values of Switching Angles using Objective<br>Function 1                                                                                                                                                          | 51       |
| 3.4        | <ul><li>a) Output Voltage obtained from Objective Function 1</li><li>b) FFT Analysis of Output Voltage obtained from</li><li>Objective Function 1</li></ul>                                                                 | 51-52    |
| 3.5        | Optimized values of Switching Angles using Objective<br>Function 2                                                                                                                                                          | 53       |
| 3.6        | <ul><li>a) Output Voltage obtained from Objective Function 2</li><li>b) FFT Analysis of Output Voltage obtained from</li><li>Objective Function 2</li></ul>                                                                 | 53-54    |
| 3.7        | Optimized values of Switching Angles using Objective<br>Function 3                                                                                                                                                          | 54       |
| 3.8        | <ul><li>a) Output Voltage obtained from Objective Function 3</li><li>b) FFT Analysis of Output Voltage obtained from</li><li>Objective Function 3</li></ul>                                                                 | 54-55    |

| 3.9  | Optimized values of Switching Angles using Objective Function 4                                                                                                                                                                                                                                                | 55    |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 3.10 | <ul><li>a) Output Voltage obtained from Objective Function 1</li><li>b) FFT Analysis of Output Voltage obtained from<br/>Objective Function 4</li></ul>                                                                                                                                                        | 56    |
| 3.11 | Geometrical Representation of two functions                                                                                                                                                                                                                                                                    | 58    |
| 3.12 | Optimized values of Switching Angles using Objective<br>Function 5                                                                                                                                                                                                                                             | 58    |
| 3.13 | <ul><li>a) Output Voltage obtained from Objective Function 5</li><li>b) FFT Analysis of Output Voltage obtained from<br/>Objective Function 5</li></ul>                                                                                                                                                        | 59    |
| 3.14 | Switching Angles using Proposed Function at<br>Different Values of Modulation Index                                                                                                                                                                                                                            | 61    |
| 4.1  | Hierarchy of Soft Computing Techniques                                                                                                                                                                                                                                                                         | 68    |
| 4.2  | Performance of Algorithm                                                                                                                                                                                                                                                                                       | 74    |
| 4.3  | Simulation values of Fundamental voltage deviation<br>and Total Harmonic Distortion for various algorithms                                                                                                                                                                                                     | 85    |
| 4.4  | Fitness value w.r.t. Iterations for Various Algorithms                                                                                                                                                                                                                                                         | 86    |
| 4.5  | Fitness value w.r.t. Computational Time for Various Algorithms                                                                                                                                                                                                                                                 | 86    |
| 4.6  | Simulation values of Fundamental Voltage Deviation<br>and Total Harmonic Distortion for various Algorithms                                                                                                                                                                                                     | 89    |
| 4.7  | Hardware prototype of FPGA Controlled Three-phase<br>Five-level Cascaded H-Bridge Inverter                                                                                                                                                                                                                     | 90    |
| 4.8  | a) Output Voltage and Harmonics using GS (Switching angles: $\alpha_1 = 5.35^\circ$ , $\alpha_2 = 21.93^\circ$ );                                                                                                                                                                                              | 91-92 |
|      | <ul> <li>b) Output Voltage and Harmonics using HS</li> <li>(Switching angles: α<sub>1</sub>=7.22°, α<sub>2</sub>=32.22°);</li> <li>c) Output Voltage and Harmonics using HS (Switching angles: α<sub>1</sub>=9.22°, α<sub>2</sub>=24.10°);</li> <li>d) Output Voltage and Harmonics using PSO. TLPO</li> </ul> |       |
|      | and CS (Switching angles: $\alpha_1 = 7.63^\circ$ , $\alpha_2 = 24.53^\circ$ )                                                                                                                                                                                                                                 |       |
| 4.9  | Optimal Switching Control of Multilevel Inverters                                                                                                                                                                                                                                                              | 93    |
| 5.1  | Cascaded H-Bridge Inverter Module                                                                                                                                                                                                                                                                              | 97    |
| 5.2  | Block Diagram of Spartan-6 XC6SLX9 FPGA<br>Controller                                                                                                                                                                                                                                                          | 99    |
| 5.3  | Structure of Single-phase Five-level Cascaded H-<br>bridge Inverter                                                                                                                                                                                                                                            | 101   |

| 5.4  | CS Optimized values of Switching Angles at different value of Modulation Index                                                                                                                                                                               | 103     |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 5.5  | Optimized Function Value at different value of Modulation Index                                                                                                                                                                                              | 103     |
| 5.6  | <ul> <li>a) MATLAB/Simulink model of a Single-phase Five-<br/>level H-Bridge Inverter</li> <li>b) Detailed block for H-Bridge inverter</li> </ul>                                                                                                            | 104     |
| 5.7  | CS Optimized Switching angles for Single-Phase Five-<br>Level Inverter                                                                                                                                                                                       | 105     |
| 5.8  | Fitness Value for Single-Phase Five-Level Inverter                                                                                                                                                                                                           | 105     |
| 5.9  | <ul> <li>a) Switching Pattern using SPWM Switching<br/>Technique at m=1 and F<sub>c</sub>=1kHz</li> <li>b) Switching Pattern using Cuckoo Search Optimized<br/>Switching Technique</li> </ul>                                                                | 105-106 |
| 5.10 | Single-Phase Five-level Output Voltage using a)<br>SPWM Switching Technique at m=1 and F <sub>c</sub> =1kHz,<br>and b) Cuckoo Search Optimized Switching Technique                                                                                           | 106     |
| 5.11 | <ul> <li>a) FFT Analysis of Single-Phase Five-Level Inverter<br/>using SPWM Firing Scheme</li> <li>b) FFT Analysis of Single-Phase Five-Level Inverter<br/>using Cuckoo Search Optimized Firing Scheme</li> </ul>                                            | 107     |
| 5.12 | <ul> <li>a) Phase Voltage THD of Single Phase Five-Level H-<br/>Bridge Inverter at different values of Modulation Index</li> <li>b) Fundamental Voltage of Single Phase Five-Level H-<br/>Bridge Inverter at different values of Modulation Index</li> </ul> | 108     |
| 5.13 | <ul> <li>a) Single-Phase Five-Level Output Voltage using</li> <li>SPWM Switching Scheme from DSO</li> <li>b) Single-Phase Thirteen-Level Output Voltage using</li> <li>Cuckoo Search Optimized Switching Scheme from</li> <li>DSO</li> </ul>                 | 109     |
| 5.14 | Single-Phase Five-Level a) Harmonics, b) Output<br>Voltage and c) Current using Power Analyzer obtained<br>by SPWM Switching Scheme                                                                                                                          | 110     |
| 5.15 | Structure of Single-phase Nine-level Cascaded H-<br>bridge Inverter                                                                                                                                                                                          | 112     |
| 5.16 | CS Optimized Switching angles for Single-Phase<br>Nine-Level Inverter                                                                                                                                                                                        | 113     |
| 5.17 | Fitness Value for Single-Phase Nine-Level Inverter                                                                                                                                                                                                           | 114     |
| 5.18 | MATLAB/Simulink model of a Single-phase Nine-<br>level H-Bridge Inverter                                                                                                                                                                                     | 114     |

| 5.19 | <ul> <li>a) Single-Phase Nine-level Output Voltage using</li> <li>SPWM Switching Technique at m=1 and F<sub>c</sub>=1kHz</li> <li>b) Cuckoo Search Optimized Switching Technique</li> </ul>                                                        | 115     |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 5.20 | <ul> <li>a) FFT Analysis of Single-Phase Nine-Level Inverter<br/>using SPWM Firing Scheme</li> <li>b) FFT Analysis of Single-Phase Nine-Level Inverter<br/>using Cuckoo Search Optimized Firing Scheme</li> </ul>                                  | 116     |
| 5.21 | Single-Phase Nine-Level Output Voltage using<br>Cuckoo Search Optimized Switching Scheme from<br>DSO                                                                                                                                               | 117     |
| 5.22 | Single-Phase Nine-Level a) Harmonics, b) Output<br>Voltage and c) Current using Power Analyzer obtained<br>by Cuckoo Search Optimized Switching Scheme                                                                                             | 117-118 |
| 5.23 | CS Optimized Switching angles for Single-Phase<br>Thirteen-Level Inverter                                                                                                                                                                          | 120     |
| 5.24 | Fitness Value for Single-Phase Thirteen-Level Inverter                                                                                                                                                                                             | 121     |
| 5.25 | MATLAB/Simulink model of a Single-phase Thirteen<br>-level H-Bridge Inverter                                                                                                                                                                       | 121     |
| 5.26 | <ul> <li>a) Single-Phase Thirteen-level Output Voltage using<br/>SPWM Switching Technique at m=1 and F<sub>c</sub>=1kHz</li> <li>b) Single-Phase Thirteen-level Output Voltage using<br/>an Cuckoo Search Optimized Switching Technique</li> </ul> | 122     |
| 5.27 | <ul> <li>a) FFT Analysis of Single-Phase Thirteen-Level</li> <li>Inverter using SPWM Firing Scheme</li> <li>b) FFT Analysis of Single-Phase Thirteen-Level</li> <li>Inverter using Cuckoo Search Optimized Firing</li> <li>Scheme</li> </ul>       | 123     |
| 5.28 | <ul> <li>a) Single-Phase Thirteen-Level Output Voltage using</li> <li>SPWM Switching Scheme</li> <li>b) Single-Phase Thirteen-Level Output Voltage using</li> <li>Cuckoo Search Optimized Switching Scheme from</li> <li>DSO</li> </ul>            | 124     |
| 5.29 | Single-Phase Thirteen-Level a) Harmonics, b) Output<br>Voltage and c) Current using Power Analyzer obtained<br>by Cuckoo Search Optimized Switching Scheme                                                                                         | 125     |
| 6.1  | Fitness Value of CS Optimized Switching Technique for Three-phase Five-Level Inverter                                                                                                                                                              | 130     |
| 6.2  | Optimized Value of the Switching Angles for Three-<br>phase Five-Level Inverter                                                                                                                                                                    | 131     |
| 6.3  | Optimized Function value CSOS Technique at different runs                                                                                                                                                                                          | 131     |

| 6.4  | CS Optimized Switching Angles at different values of the modulation index                                                                                                                                                                                                                            | 132 |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 6.5  | Optimized Function Value at different values of<br>Modulation Index                                                                                                                                                                                                                                  | 132 |
| 6.6  | Comparison of Line Voltage THD at different values of Modulation Index                                                                                                                                                                                                                               | 133 |
| 6.7  | Comparison of Fundamental Voltage at different values of Modulation Index                                                                                                                                                                                                                            | 133 |
| 6.8  | FFT Analysis of Three-Phase Five-Level Inverter<br>using a) SPWM Switching Scheme and b) CS<br>Optimized Switching Scheme                                                                                                                                                                            | 134 |
| 6.9  | Hardware prototype of FPGA Controlled Three-phase<br>Five-level Cascaded H-Bridge Inverter                                                                                                                                                                                                           | 134 |
| 6.10 | Output Phase Voltage of Three-Phase Five-Level<br>Inverter from DSO Screen using a) SPWM Switching<br>Scheme and b) CS Optimized Switching Scheme                                                                                                                                                    | 135 |
| 6.11 | Output Line Voltage of Three-Phase Five-Level<br>Inverter from DSO Screen using a) SPWM Switching<br>Scheme and b) CS Optimized Switching Scheme                                                                                                                                                     | 135 |
| 6.12 | <ul> <li>a) Voltage and Harmonic graphs of Three-Phase Five-<br/>Level Inverter from Power Analyzer using SPWM</li> <li>Switching Scheme</li> <li>b) Voltage and Harmonic graphs of Three-Phase Five-<br/>Level Inverter from Power Analyzer using CS</li> <li>Optimized Switching Scheme</li> </ul> | 136 |
|      |                                                                                                                                                                                                                                                                                                      |     |

## LIST OF ABBREVIATIONS

| Abbreviation | Details or Expanded Form             |
|--------------|--------------------------------------|
| MLI          | Multilevel Inverter                  |
| CS           | Cuckoo Search                        |
| THD          | Total Harmonic Distortion            |
| DCC          | Diode Clamped Converter              |
| NPC          | Neutral Point Converter              |
| FCC          | Flying Clamped Converter             |
| СНВ          | Cascaded H-Bridge                    |
| PWM          | Pulse Width Modulation               |
| GS           | Gravitational Search                 |
| PSO          | Particle Swarm Optimization          |
| HS           | Harmony Search                       |
| SA           | Simulated Annealing                  |
| TLBO         | Teaching Learning Based Optimization |
| SHE          | Selective Harmonic Elimination       |
| RMS          | Root Mean Square                     |
| LOH          | Low Order Harmonics                  |
| PF           | Power Factor                         |
| DF           | Distortion Factor                    |
| SPWM         | Sinusoidal Pulse Width Modulation    |
| SVM          | Space Vector Modulation              |
| OHSW         | Optimized Harmonic Stepped Waveform  |
| OMTHD        | Optimized Total Harmonic Distortion  |
| GA           | Genetic Algorithm                    |
| DE           | Differential Evolution               |

| SVPWM   | Space Vector Pulse Width Modulation                                               |
|---------|-----------------------------------------------------------------------------------|
| CBPWM   | Pulse Width Modulation                                                            |
| PDPWM   | Phase Disposition Pulse Width<br>Modulation                                       |
| PODPWM  | Phase Opposition Disposition Pulse<br>Width Modulation                            |
| APODPWM | Alternate Phase Opposition Disposition<br>Pulse Width Modulation                  |
| PODfPWM | Phase Opposition Disposition with<br>Variable Frequency Pulse Width<br>Modulation |
| NTV     | Nearest Three Vectors                                                             |
| SVFFM   | Space Vector At Fundamental Frequency                                             |
| SVC     | Space Vector Control                                                              |
| SHEPWM  | Selective Harmonic Elimination Pulse<br>Width Modulation                          |
| FFT     | Fast Fourier Transform                                                            |
| EA      | Evolutionary Algorithm                                                            |

#### **CHAPTER I**

## **INTRODUCTION**

## **1.1. SCOPE**

As the research in power electronic sector is increasing and availability of fossil fuels is depleting rapidly, the need to have high quality power is increasing. This is accomplished primarily by utilizing the available renewable energy resources, and/or by improving the efficiency and power quality of power electronic converters [1]–[3]. Existing modulation strategies do not perform best to enhance the power quality of Multilevel Inverters (MLIs). Therefore, the need arises to devise some new methodologies to enhance the performance of MLIs.

The intention of this research is to contribute in the existing field of modulation techniques in multilevel inverters. More precisely, it addresses the pros and cons along with the difficulties and restrictions that may occur in existing methods. A multilevel fundamental switching scheme is proposed for the control of switches in multilevel inverter. Furthermore, various algorithms have been explored and the best algorithm is chosen to optimize the objective function with much better efficiency, reliability, and quality of solution. Cuckoo Search (CS) Algorithm is recommended as showing the best performance with minimum iterations required, less time and 100% efficiency. The task is accomplishes using a mathematical computing software, *MATLAB and Simulink*, by *MathWorks* which support data analysis, developing algorithms, and simulation.

This thesis present the outcomes attained in the research work "*Control and Analysis of Multilevel Inverters for Power Quality Improvement*" executed and implemented by the author during the period *May 2012 to June 2019*. The simulation and execution results obtained have been already presented and published in reputed journals or conference papers, added at the end of the thesis. The consequence of this research is the proposal of a new modulation technique that has been realized for Single-phase as well as Three-phase systems. An experimental set up has been done for Single-phase 5-level, 9-level and 13-level and Three-phase five-level inverter. Validation of proposed method and results has been made with the help of simulation and practical results.

### **1.2. BACKGROUND AND MOTIVATION**

The need to provide quality power to the sensitive power electronic world led to the growth and evolution of DC/AC power converters in power sector [4], [5]. Unfortunately, the inherent switched nature of modern power electronic converters is accompanied by undesirable harmonics, switching stress, and many other problems. Though, it is obvious that significant improvements in the quality of output voltage and converter losses can be obtained by increasing the voltage levels produced at the output of converter. So, a multilevel converter is a power electronic circuit capable of generating such voltages [6]. In comparison to a two-level converter, a multilevel converter has reduced harmonic distortion and less switching stress. By increasing the number of levels, the output waveform of a multilevel converter becomes smoother and approximate to a sine wave; however with more levels both the circuit component count and complexity increase.

There is a valid requirement of optimal modulation technique to improve the performance of multilevel inverter in terms of less harmonics and better power of dedicated quality. Nowadays, most the research is to harmonic minimization/elimination using pre-designed objective functions to reduce the harmonic content of the output as revealed by the Total Harmonic Distortion (THD) and hence the power quality. The literature discusses such problems as inappropriate objective function, or optimization method, and other problems like switching power losses and filter sizing of the output associated with the proposed control for MLIs. These problems are addressed and worked upon in order to develop more efficient approach to control multilevel inverters, while minimizing the computational effort needed and other factors. However, the desire to find obtain the best optimal strategy for power quality improvement of multilevel inverters will continue to remain the area of interest in the coming years.

### **1.3. POWER QUALITY**

Electrical power is one of the important issues that most effects the economic development of our society. Since the beginning of the use of electricity, the continuous improvement of generation, distribution and use of electricity attempts to meet the ever increasing quality and performance needs of most sectors [7]–[10].

Even then the need for effective control and efficient use of electric power has resulted in massive proliferation of power electronic converters in almost all areas of electric power such as in industry, utility, and commercial applications [11]–[15]. These power electronic converters are basically DC to AC converters that generate a square wave leading to harmonic related problems. However, the ability of Multilevel Inverters to achieve power conversion by synthesizing a staircase voltage waveform has replaced two-level inverters. The attractive features of a multilevel converter can be briefly summarized as staircase waveform quality, minimum harmonic distortion, common-mode voltage, switching frequency, input current, reduced EMI/RFI generation, etc. However, they suffer from certain drawbacks too, like requirement of greater number of power semiconductor switches, complex modulation strategies, and some more. Despite these limitations, multilevel inverters (MLIs) can be viewed as sophisticated power conversion systems for high power medium voltage applications [16]–[19]. Furthermore, the design of effective control for multilevel inverter to ensure minimum total harmonic distortion (THD) and better quality waveform has always been a challenging task.

What exactly is Power Quality? The question can be answered with different perspective, but surely it involves the waveforms of current and voltage in an AC system, the presence of harmonics in bus voltages and load currents, the presence of momentary low voltages, spikes, and other issues of distortion. Possibly the power quality can be defined as, "the provision of voltages and system design so that the user of electric power can utilize electric energy from the distribution system successfully, without interference or interruption" [8]. A broad definition of power quality borders on system reliability, outages, voltage unbalance in three-phase systems, power electronics and their interface with the electric power supply and many other areas. The concern for Power Quality has increased with the growing use of sensitive and susceptive electronic equipment (e.g. personal computers, computer-aided design workstations, printers, uninterruptible power supplies, fax machines, etc) and some other nonlinear loads (e.g. fluorescent lighting, adjustable speed drives, heating and lighting control, arc welders, etc).

As, Power Quality is a worldwide subject, use of related standards becomes mandatory. A number of standards are available which have been provided by various technical organizations like IEEE, IEC, ANSI and more. These standards aid to monitor and maintain values of power quality parameters such as voltage harmonics, current harmonics, etc. The standards IEC 61000 and IEEE 1159 are mainly related to Power Quality. IEC 61000 discusses safety requirements, limits, testing methods, whereas IEEE 1159 includes details of power quality monitoring devices, application techniques, and the interpretation of monitoring results. The standard ANSI/IEEE 519-1992 (IEEE Recommended Practice and Requirements for Harmonic Control in Electric Power Systems) focus on the harmonic limits recommended for voltage and current signals in power system [20]. It doesn't give any information for determining the harmonic content at Point of Common Coupling (PCC). A revision of this standard has been published in 2014 as IEEE 519-2014 [21]. Table 1.1 shows the individual and total harmonic distortion limits for voltages at a PCC as a function of the bus. Table 1.2 defines limits for current harmonics and Total Demand Distortion (TDD) based on the PCC voltage and bus short circuit capability.

| Bus Voltage V<br>at PCC                       | Individual harmonic<br>(%) | Total Harmonic Distortion<br>THD (%) |
|-----------------------------------------------|----------------------------|--------------------------------------|
| $V \le 1 \ kV$                                | 5.0                        | 8.0                                  |
| $1 \text{ kV} \le V \le 69 \text{ kV}$        | 3.0                        | 5.0                                  |
| $69 \text{ kV} < \text{V} \le 161 \text{ kV}$ | 1.5                        | 2.5                                  |
| 161 kV < V                                    | 1.0                        | 1.5                                  |

Table 1.1 Voltage Distortion Limits as per IEEE 519-2014

|  | Table 1.2 Maximum | Harmonic Curren | t Distortion in Po | ercent of I <sub>1</sub> as | per IEEE 519-2014 |
|--|-------------------|-----------------|--------------------|-----------------------------|-------------------|
|--|-------------------|-----------------|--------------------|-----------------------------|-------------------|

| Individual Harmonic Order (odd harmonics) |        |         |         |         |         |      |
|-------------------------------------------|--------|---------|---------|---------|---------|------|
| I <sub>SC</sub> /I <sub>L</sub>           | 3≤h<11 | 11≤h<17 | 17≤h<23 | 23≤h<35 | 35≤h<50 | TDD  |
| <20                                       | 4.0    | 2.0     | 1.5     | 0.6     | 0.3     | 5.0  |
| 20<50                                     | 7.0    | 3.5     | 2.5     | 1.0     | 0.5     | 8.0  |
| 50<100                                    | 10.0   | 4.5     | 4.0     | 1.5     | 0.7     | 12.0 |
| 100<1000                                  | 12.0   | 5.5     | 5.0     | 2.0     | 1.0     | 15.0 |
| >1000                                     | 15.0   | 7.0     | 6.0     | 2.5     | 1.4     | 20.0 |

### **1.4. MULTILEVEL INVERTERS**

Conventional two-level voltage source converters have been widely used, but the advent of Multilevel Inverters has revolutionized the power electronic sector [2], [22]. MLIs have ability to yield higher voltage levels from lower rating of semiconductor switch resulting in a much better output power than two or three level inverters. A multilevel inverter not only achieves high power ratings, but also enables the use of capacitors, batteries, and even renewable energy voltage sources as the multiple dc voltage sources. J.S.Lai and F.Z.Peng [6], introduces the three common topologies of multilevel-voltage source converters: Diode Clamped, Flying Capacitor, and Cascaded H-Bridge with separate dc sources; their operating principle, features, constraints, and potential applications [16].

#### 1.4.1. Diode Clamped Multilevel Inverter

The first topology of MLIs, by arranging a number of power switches, was introduced by Nabae, Takahashi, and Akagi in 1981[23]. Basically, a three-level diode-clamped inverter was proposed as neutral point converter. Further, the configuration in more levels has been used by several other researchers for many applications. Diode Clamped MLI uses a common DC bus for all the three phases and levels are divided by use of (n-1) capacitors for n-levels. The structure uses diodes to limit the voltage stress of power devices.

The voltage of each capacitor and each switch is  $V_{dc}$ . An *n* level inverter needs (*n*-1) voltage sources or DC link capacitors, 2(*n*-1) power switches and (*n*-1)\*(*n*-2) diodes. A single-phase five-level Diode Clamped Converter (DCC) or Neutral Point Clamped Converter (NPC) is shown in Figure 1.1. Here, the DC-Link voltage is equally shared by all the capacitors used (C<sub>1</sub>, C<sub>2</sub>, C<sub>3</sub> and C<sub>4</sub>). Each voltage level of phase output voltage is produced using conduction of four switches and the possible switching states are shown in Table 1.3. The maximum phase output voltage is only half of the DC source, which is the major drawback of diode clamped multilevel inverter.



Figure 1.1 Single-Phase Five-Level Diode Clamped Inverter

| Table 1.3 Sw | vitching States | of Five-Level | Diode Clampe  | d Inverter |
|--------------|-----------------|---------------|---------------|------------|
|              |                 |               | 2 rout orampt |            |

| V <sub>0</sub>      | S <sub>8</sub> | <b>S</b> <sub>7</sub> | $S_6$ | <b>S</b> <sub>5</sub> | <b>S</b> <sub>4</sub> | <b>S</b> <sub>3</sub> | $S_2$ | $\mathbf{S}_1$ |
|---------------------|----------------|-----------------------|-------|-----------------------|-----------------------|-----------------------|-------|----------------|
| -V <sub>dc</sub> /2 | 1              | 1                     | 1     | 1                     | 0                     | 0                     | 0     | 0              |
| -V <sub>dc</sub> /4 | 0              | 1                     | 1     | 1                     | 1                     | 0                     | 0     | 0              |
| 0                   | 0              | 0                     | 1     | 1                     | 1                     | 1                     | 0     | 0              |
| V <sub>dc</sub> /4  | 0              | 0                     | 0     | 1                     | 1                     | 1                     | 1     | 0              |
| V <sub>dc</sub> /2  | 0              | 0                     | 0     | 0                     | 1                     | 1                     | 1     | 1              |

Advantages and Disadvantages of Diode-Clamped Multilevel Inverters are summarized as:

#### **ADVANTAGES**

- DC-Link bus for all phases.
- Use of few capacitors as voltage source minimizes the cost and size of inverter.
- Switching frequency can be as low as fundamental frequency, thus efficiency is high.

#### DISADVANTAGES

- There is a common voltage source or The possibilities to control the balance of the DC-Link capacitors voltage are limited.
  - The number of clamping diodes • required is quadratic function of number of levels.
  - Diodes used for clamping are more in number, which make layout tedious.

- Reactive current and negative-phasesequence current can be controlled.
- The configuration does not require any transformer.
- The capacitors can be pre-charged in a group.
- The structure requires relatively simple control method.
- The flow of Real power in a single inverter is difficult as the intermediate DC levels will tend to overcharge or discharge without precise monitoring and control.
- Need different (high) rating of diodes to block the reverse voltages.

#### 1.4.2. Flying Capacitor Multilevel Inverter

An alternate configuration of multilevel inverter was introduced by Meynard and Foch, namely flying capacitor inverter in 1992. The arrangement of power switches is similar to diode clamped multilevel inverter. The capacitors are used as clamping device instead of diodes. The configuration forms a ladder structure of DC-link capacitors, where the difference of voltage between two adjacent capacitors gives the levels of voltage in output. The voltage of each capacitor and each switch is  $V_{dc}$ . An *n* level inverter needs (*n*-1) voltage sources or DC link capacitors, (*n*-1)\*(*n*-2)/2 clamping capacitors, 2(*n*-1) power switches and 2(*n*-1) diodes.

•



Figure 1.2 Single Phase Five-Level Flying Capacitor Inverter

A single-phase five-level Flying Capacitor Converter (FCC) or Capacitor Clamped Converter is shown in Figure 1.2. Each voltage level is produced using conduction of four switches as in case of diode clamped inverter. Multiple combinations are possible to produce one particular output level, these are called phase redundancies, which makes this configuration more flexible than diode clamped inverter. The redundancies help in charging and discharging of capacitors for control of voltage levels. But only one possible combination for different switching states is shown in Table 1.4. However, the switches are not required to be turned ON in a sequential manner.

| V <sub>0</sub>      | $S_8$ | $S_7$ | $S_6$ | $S_5$ | <b>S</b> 4 | $S_3$ | $S_2$ | $S_1$ |
|---------------------|-------|-------|-------|-------|------------|-------|-------|-------|
| -V <sub>dc</sub> /2 | 1     | 1     | 1     | 1     | 0          | 0     | 0     | 0     |
| -V <sub>dc</sub> /4 | 1     | 1     | 1     | 0     | 1          | 0     | 0     | 0     |
| 0                   | 1     | 1     | 0     | 0     | 1          | 1     | 0     | 0     |
| V <sub>dc</sub> /4  | 1     | 0     | 0     | 0     | 1          | 1     | 1     | 0     |
| V <sub>dc</sub> /2  | 0     | 0     | 0     | 0     | 1          | 1     | 1     | 1     |

 Table 1.4 Switching States of Five-Level Flying Capacitor Inverter

Advantages and Disadvantages of Flying Capacitor Multilevel Inverters are summarized as below:

### ADVANTAGES

- Redundant switching configurations allow balancing of the voltage levels of DC-Link capacitors.
- This structure allows decent control over active and reactive power flow.
- This configuration does not require any transformer.
- More number of capacitors enable the inverter to ride through deep voltage sags and short duration outages.
- Higher levels of flying capacitor inverter yields lower THD.

## DISADVANTAGES

- Increased number of capacitors increases the cost and size of inverter, as well as complexity of control.
- The method of charging the clamping capacitors at the required voltage levels is difficult.
- It has poor switching operation and low efficiency in short duration outages.
- Voltage transition between adjacent levels is achieved by changing the on/off state of many switching devices. This increases the number of commutations and thus switching losses.

#### 1.4.3. Cascaded H-Bridge Multilevel Inverter

A relatively new configuration, using H-bridge structure of power switches, was proposed in 1975. A single H-bridge is capable of producing three levels at output  $(+V_{dc}, 0, \text{ and } -V_{dc})$  as produced by single-phase full bridge inverter. Cascaded H-bridge (CHB) inverter uses a series of such H-bridges connected to Separate DC Sources (SDCSs) to produce desired waveform. Each bridge is capable of adding two levels in the output. This structure requires minimum number of components, as only few switches and no clamping devices are used by the configuration. Such inverter is capable of producing almost sinusoidal waveform using several DC sources which may be obtained from batteries and different renewable sources.

A single phase Cascaded H-bridge Five-level inverter employs two H-bridges connected to separate DC sources, as shown Figure 1.3. Zero level is produced when all the switches are either off/on. Basically, an n-level cascaded H-bridge inverter requires (n-1)/2 H-bridges with four switches per phase to generate n-level of output voltage. Due to the ability of producing near sinusoidal waveform using minimum components, it is suitable for high voltage and high power applications. Each voltage level of phase output voltage is produced using conduction of four switches and the possible switching states are shown in Table 1.5.



Figure 1.3 Single-Phase Five- Level Cascaded H-Bridge Inverter

| V <sub>0</sub>    | $S_{11}$ | S <sub>21</sub> | <b>S</b> <sub>31</sub> | $S_{41}$ | <b>S</b> <sub>12</sub> | $S_{22}$ | S <sub>32</sub> | $S_{42}$ |
|-------------------|----------|-----------------|------------------------|----------|------------------------|----------|-----------------|----------|
| -2V <sub>dc</sub> | 0        | 0               | 1                      | 1        | 0                      | 0        | 1               | 1        |
| -V <sub>dc</sub>  | 0        | 1               | 0                      | 1        | 1                      | 0        | 0               | 1        |
| 0                 | 0        | 1               | 0                      | 1        | 1                      | 0        | 1               | 0        |
| V <sub>dc</sub>   | 1        | 0               | 0                      | 1        | 0                      | 1        | 0               | 1        |
| $2V_{dc}$         | 1        | 1               | 0                      | 0        | 1                      | 1        | 0               | 0        |

Table 1.5 Switching States of Five-Level Cascaded H-Bridge Inverter

Advantages and Disadvantages of Cascaded H-Bridge Multilevel Inverters are summarized as:

### **ADVANTAGES**

- The structure doesn't require any This topology requires separate DC clamping diodes or voltage balancing capacitors. Therefore, least number of components is required to achieve same number of voltage levels.
- It has modular structure and thus control becomes simple.
- The phase output voltage is sum of the individual outputs generated by each H-bridge of cascaded multilevel inverter. Therefore, redundancy of switching states for inner voltage levels is possible.

#### DISADVANTAGES

- sources for each H-bridge.
- The circuit is not used for low power applications.

Different configurations of multilevel inverters are studied and a comparison is made to conclude that Cascaded H-bridge MLIs outperform among other topologies of multilevel converters [16], [17], [24], [25]. The Cascaded H-Bridge Multilevel Inverters are most suitable due to high degree of modularity, possibility of connecting directly to medium voltage, high power quality, high availability, and simplicity of control [26]-[28]. For same level of voltage output, the components required by Cascaded H-bridge inverter are least out of different topologies of multilevel inverter. The output voltage produced by Cascaded H-bridge inverter has minimum harmonics and resembles to sinusoidal shape better than other configurations of multilevel

inverter. Also, the harmonics content improves with increase in the level of inverter. Now, the important factor in design of a proficient multilevel inverter is to make sure that the THD of output waveform should comply with IEEE 519-2014 harmonic guidelines.

## **1.5. RESEARCH OBJECTIVES**

In the light of the above motivational issues, the significant goal of the recommended work is to improve the performance of multilevel inverters using an optimal control technique employing efficient optimization algorithm. The specific objectives set for the proposed work are as follows:

- a) To perform Literature review and find the information on Multilevel Inverters, nonlinear loads characteristics, current waveform distortion, and total harmonic distortion in current scenario and IEEE standards related harmonics.
- b) To compare various existing Pulse Width Modulation (PWM) control techniques as applied to multilevel inverters.
- c) To simulate multilevel inverter that works efficiently for all operating conditions of inverter.
- d) To develop new control techniques for multilevel inverters for power quality improvement.
- e) To analyse the impact of hybrid multilevel modulation strategy on harmonic content of input current and output voltage.
- f) To develop an optimal modulation strategy using artificial intelligence methods for multilevel inverters.
- g) To develop a generalized formula for selective harmonic elimination
   PWM control for cascaded multilevel inverters.
- h) To analyze Power Quality using proposed modulation strategy in Multilevel Inverters.
- i) To design a multilevel inverter model for power quality improvement using new modulation technique.

### **1.6. ACCOMPLISHMENTS**

During the work, following accomplishments were made for the specified objectives:

- a) Various configurations of MLIs and control techniques applied to improve power quality of multilevel inverter are explored to reach to the complications associated with them.
- b) The most effective PWM methods are investigated, and the difficulties, like high switching frequency, high thermal losses, high switching loss and poor converter efficiency, faced by these methods are marked. Afterwards, a comparative analysis is performed and implemented using MATLAB/Simulink to draw better conclusion.
- c) Using the concepts and limitations from the literature survey, a new objective function is proposed using Cuckoo Search algorithm to improve the power quality of multilevel inverter. The proposed function outperforms all other existing functions.
- d) The performance of some common algorithms Gravitational Search (GS) Algorithm, Particle Swarm Optimization (PSO), Harmony Search (HS) Algorithm, Simulated Annealing (SA), Teaching Learning Based Optimization (TLBO) and Cuckoo Search (CS) Algorithm are studied and compared to get optimize results and THD value. Cuckoo Search algorithm is found efficient in every perspective for the required objective.
- e) A detailed analysis for power quality assessment in proposed scheme is conducted. It is observed that the reactive power drawn by the load circuit and power losses have reduced significantly. The value of power factor has increased from 0.91 to 0.98 and efficiency is improved from 62.3% to 83.3%.

Experimental validation of simulation results is done using a hardware prototype of three-phase Five Level Cascaded H-Bridge Multilevel Inverter equipped with FPGA controller. The voltage waveform and THD analysis results are found similar to the simulation results. The outcomes confirm that significant reduction in THD in output line voltage of MLI is attained with lower order harmonics within specified limits.

## **1.7. ORGANIZATION OF THESIS**

The thesis is organized into various chapters:



**Figure 1.4 Organization of the Thesis** 

**Chapter 1** The first chapter describes the introduction about the various power quality issues faced by the power electronic sector. It discusses the motivation behind the research, objectives of the proposed work, overview of the proposed methodology, and organization of the thesis. It also highlights the need for power quality improvement of multilevel inverters.

**Chapter 2** In this chapter, existing related work that solves the power quality problem of technical world is discussed. Based on the literature survey on each topic, the problems and challenges identified from existing modulation techniques are discussed in brief, providing the basis for the research to be carried out. Literature work also identifies major challenges and the limitations of the existing optimization algorithms.

**Chapter 3** This chapter discusses various modulation techniques for multilevel inverters. It aims to analyze and compare the different existing PWM techniques. The fundamental PWM methods and most recent modified PWM methods are discussed along with their advantages and disadvantages. It further investigates various efforts made for harmonic minimization or mitigation or Selective Harmonic Elimination

(SHE) that have been proposed in the literature. Finally, a new improved objective function based switching technique is proposed.

**Chapter 4** The chapter covers the detailed discussion for commonly available optimization algorithms. It also discusses the heuristics methods that are being adopted in almost every field of engineering. Keeping in mind the harmonic optimization function, some of modest and commonly implemented algorithms that can resolve the problem better are chosen for the comparative analysis. This chapter also describes the performance comparison of various selected algorithms Gravitational Search Algorithm, Particle Swarm Optimization, Harmony Search Algorithm, Simulated Annealing, Teaching Learning Based Optimization and Cuckoo Search Algorithm on the basis of parameters such as harmonic content in output voltage, computational time of algorithm, computational efficiency and number of iterations required to get optimize results and THD value.

**Chapter 5** The chapter presents simulation results of new objective function based switching technique as applied to Single Phase MLIs. The detailed procedure to use this method for cascaded multilevel inverters has been presented using MATLAB/Simulink. This chapter also covers the experimental validation of these results with the hardware prototype.

**Chapter 6** This chapter provides the discussion of various power quality parameters like THD, Root Mean Square value of Voltage ( $V_{RMS}$ ), Lower Order Harmonics (LOH), Reactive power (Q), Power factor (PF), Distortion Factor (DF), Form Factor, and Efficiency ( $\eta$ ) related to multilevel inverters. The work in this chapter implements the proposed algorithm to perform the analysis of power quality improvement in multilevel inverters.

**Chapter 7** In this chapter, the work is concluded with the description of potential future work in the area of power quality improvement methods for multilevel inverters.
### **CHAPTER II**

# LITERATURE SURVEY

Literature Review is basically a survey of existing work in order to understand the present state of art. The aim is to identify the problems with the existing methodologies being used for the control of multilevel inverter. So, for the purpose, a detailed study of existing control techniques, their advantages and disadvantages, area of application, is done. There are a variety of methods regarding the area which have been proposed by various other researchers, but, the details of the most common methods are discussed in the chapter. However, description and limitations of different techniques, whether basic or modified, are highlighted to draw the proposal for a new or better control strategy.

### 2.1. INTRODUCTION

Inverters are known to convert available DC power to required form of AC power by means of a simple power electronic circuit. Initially, they are introduced as two-level, but with the introduction of multilevel inverters, they have gained importance in almost all sectors of industries. With this revolution in the field of power electronic sector, Cascaded H-Bridge Inverters have emerged as a useful and popular choice for controlled power in grid connected Photo-voltaic systems [29]-[32]. Though, increase in the level of inverters increases the number of switches being used to produce more levels. These switches cause the harmonic content in the output voltage waveform to increase beyond acceptance level. Different standards define different limits for harmonics, like recommended harmonic voltage limits of IEEE 519-2014 are given in Table 2.1. Harmonics can be removed by using filters between load and inverter, but the size of filters depends on harmonics and harmonics are inversely proportional to frequency. This would mean that the odd orders of harmonics (like 3, 5, 7, ....) are the most significant harmonics in three-phase systems. In three-phase four-wire systems, the triplen harmonics out of these odd order harmonics are neglected. The filter size or the filter components required to attenuate these lower order harmonics is much more than required for higher order harmonics. Therefore, it is appropriate to use some other control methods for lower order harmonics whereas higher order harmonics can be eliminated by the use of filters.

| Bus Voltage V<br>at PCC                       | Individual harmonic<br>(%) | Total Harmonic Distortion<br>THD (%) |
|-----------------------------------------------|----------------------------|--------------------------------------|
| $V \le 1 \ kV$                                | 5.0                        | 8.0                                  |
| $1 \text{ kV} \le V \le 69 \text{ kV}$        | 3.0                        | 5.0                                  |
| $69 \text{ kV} < \text{V} \le 161 \text{ kV}$ | 1.5                        | 2.5                                  |
| 161 kV < V                                    | 1.0                        | 1.5                                  |

 Table 2.1 Voltage Distortion Limit as per IEEE 519-2014

Modulation Strategies are the methods that control the output voltage waveform of inverter to have only allowable harmonic content. Different modulation strategies with different characteristics have been developed by the researchers for the control of multilevel inverter such as Sinusoidal Pulse Width Modulation (SPWM), Space Vector Modulation (SVM), Selective Harmonic Elimination and many more. Some techniques are proposed according to some specific applications [24], [33]. A wide literature review is carried out with the aim of understanding the different control schemes, their advantages and disadvantages. Furthermore, the main concern in the design of multilevel inverter is to develop an efficient strategy in order to eliminate lower order harmonics from the output voltage waveform as specified in IEEE 519-2014 standard.

### 2.2. REVIEW OF EXISTING WORK

Extensive literature has been reviewed to get acquainted with the growing concern for power quality, and Multilevel Inverters as power quality improvement. Various modulation and control methods used to minimize the harmonics and improve power quality in Multilevel Inverters are explored, so that relevant information can be drawn. For this purpose, many websites, and research papers (more than 100) were referred to. The survey identifies the limitations of the existing modulation techniques used for obtaining quality output of MLI. An outline of literature survey is presented concisely in Table 2.2. It summarizes the contribution made by an author/authors and the limitation of their work.

| Author name &<br>Year of Publication    | Description about the paper                                                                                                                                                                                                         | Limitation                                                                                                                                                                                                                                                           |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Patel, H.S. & Hoft,<br>R.G. (1974) [34] | Described the harmonic<br>elimination technique that can<br>be regarded as the conventional<br>method which reduces the<br>predominant low-order<br>harmonics and maximizes the<br>fundamental wave of the output<br>phase voltage. | The drawback of the conventional method is that in order to determine the switching instants, iterative methods need to be used which can be time demanding, and may include errors since they depend on iterations. Also, a large computational effort is required. |
| Buja, G.S. (1980)<br>[35]               | In VSIs, this approach uses the<br>distortion in the current as a<br>figure of merit and attempted to<br>minimize this as a function                                                                                                | The method demands<br>much more difficult<br>procedures because<br>the current waveform<br>is not known in<br>advance without<br>current sensors or<br>without the<br>knowledge of the<br>load.                                                                      |
| Boys, et.al. (1990)<br>[36]             | A SVPWM scheme has been<br>introduced where the switching<br>time for the inverter legs is<br>directly determined from                                                                                                              | Thistechniquereducesthecomputationtimeconsiderablymore                                                                                                                                                                                                               |

## Table 2.2 Review of the Literature

|                      | sampled phase v          | voltage | than the conventional                                                  |
|----------------------|--------------------------|---------|------------------------------------------------------------------------|
|                      | amplitudes.              |         | SVPWM techniques,                                                      |
|                      |                          |         | but it involves region                                                 |
|                      |                          |         | identification based                                                   |
|                      |                          |         | on modulation                                                          |
|                      |                          |         | indices. The method                                                    |
|                      |                          |         | is limited to three-                                                   |
|                      |                          |         | level PWM                                                              |
|                      |                          |         | generation, because                                                    |
|                      |                          |         | the region                                                             |
|                      |                          |         | identification                                                         |
|                      |                          |         | becomes more                                                           |
|                      |                          |         | complicated for                                                        |
|                      |                          |         | higher levels.                                                         |
|                      |                          |         |                                                                        |
| Holtz, et.al. (1993) | For two-level inverte    | ers, a  | The approach requires                                                  |
| [37]                 | SVPWM scheme is pro      | oposed  | extensive offline                                                      |
|                      | extending the modulation | n range | computations and                                                       |
|                      | into the over modulation | range.  | look up tables to                                                      |
|                      |                          |         | determine the                                                          |
|                      |                          |         | modified reference                                                     |
|                      |                          |         | vector, in the over                                                    |
|                      |                          |         | modulation range.                                                      |
|                      |                          |         | This is even possible                                                  |
|                      |                          |         | by adding a common                                                     |
|                      |                          |         | mode voltage of                                                        |
|                      |                          |         | υ                                                                      |
|                      |                          |         | suitable magnitude to                                                  |
|                      |                          |         | suitable magnitude to<br>the sinusoidal                                |
|                      |                          |         | suitable magnitude to<br>the sinusoidal<br>reference phase             |
|                      |                          |         | suitable magnitude to<br>the sinusoidal<br>reference phase<br>voltage. |

| Li Li, et.al. (2000)<br>[38]                   | Selective harmonic elimination<br>Pulse Width modulation<br>(SHEPWM) method is<br>systematically applied for the<br>first time to multilevel series-<br>connected voltage-source<br>PWM inverters. The method is<br>implemented based on<br>optimization techniques.                                                                                                              | The SPWM schemes<br>are more flexible and<br>simpler to implement,<br>but the maximum<br>peak of the<br>fundamental<br>component in the<br>output voltage is<br>limited to 50% of the<br>DC link voltage |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Celanovic, et.al.<br>(2001) [39]               | A carrier based PWM scheme<br>has been presented, where<br>sinusoidal references are added<br>with a proper offset voltage<br>before being compared with<br>carriers, to achieve the<br>performance of a SVPWM.<br>The offset voltage computation<br>is based on a modulus function<br>depending on the DC link<br>voltage, number of levels and<br>the phase voltage amplitudes. | The implementation<br>details and the<br>operation of the<br>proposed method in<br>the over modulation<br>region remain<br>unaddressed.                                                                  |
| Keliang Zhou and<br>Danwei Wang<br>(2002) [40] | Generic algorithms have been<br>used to optimize the harmonic<br>content for power inverters<br>under the SVM. The<br>relationship between three-<br>phase carrier based PWM and<br>SVM has been analyzed.                                                                                                                                                                        | The technique gets<br>complicated with<br>increase in level of<br>outputs.                                                                                                                               |

| Subrata, et.al. (2003)<br>[41]                                                  | The paper proposes an overmodulation strategy of space vector PWM of a three-level inverter with linear transfer characteristic that easily extends from the undermodulation strategy previously developed by the authors for neural network implementation. | Conventional<br>SVPWM requires<br>sector identification<br>and look up tables to<br>determine the timings<br>for various switching<br>vectors. This makes<br>the implementation of<br>the SVPWM scheme<br>quite complicated. |
|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A. Mehrizi-Sani and<br>S. Filizadeh (2009)<br>[42]                              | Uses generic algorithms for<br>optimization of SVM with an<br>aim to minimize the filtering<br>requirement by lowering most<br>significant harmonics while<br>conforming to the available<br>standards for voltage waveform<br>quality.                      | The SVM in three-leg<br>inverters topology<br>cannot handle the<br>neutral current                                                                                                                                           |
| Mohan, N.,<br>Undeland, T.M. &<br>Robbins, W.P.<br>(2003) [43]                  | Suggested that to have voltage<br>with less THDthe carrier<br>frequency must be very high.<br>This means an average<br>switching frequency f <sub>s</sub> must be<br>greater than 1 kHz.                                                                     | As switching<br>frequency is between<br>2 to 20 kHz for<br>having small THD, it<br>leads to higher<br>switching losses.                                                                                                      |
| Keith A. Corzine,<br>Mike W. Wielebski,<br>Fang Z. Peng, Jin<br>Wang (2004)[44] | Introduces a seven-level<br>inverter MLI created by<br>cascading two three-phase<br>three-level inverters using the<br>load connection, with only one<br>dc voltage source. Two types<br>of control were developed, one                                      | Both controls suffer<br>from the problem of<br>capacitor voltage<br>balancing.                                                                                                                                               |

|                     | relies on controlling the two     |                         |
|---------------------|-----------------------------------|-------------------------|
|                     | three-level inverters jointly and |                         |
|                     | the other uses separate controls. |                         |
|                     |                                   |                         |
|                     |                                   |                         |
| Mauricio Angulo,    | Proposed a modified PD-PWM        | Level shifted PWM       |
| et.al. (2007) [45]  | technique that combines the       | technique is not        |
|                     | benefits of level shifted         | recommended as it       |
|                     | modulation, achieving good        | undergoes the risk to   |
|                     | output voltage and input          | attain voltage level    |
|                     | current quality.                  | which give rise to      |
|                     |                                   | more redundancy         |
|                     |                                   | despite the fact it had |
|                     |                                   | failed to generate all  |
|                     |                                   | output voltage levels.  |
| M.Malinowski, K.    | Presents a review of the most     | The first issue that    |
| Gopakumar,          | commonly used modulation          | needs attention is the  |
| J.Rodriguez, M.     | techniques and control            | efficiency              |
| A.Pérez (2010) [27] | strategies in cascaded            | improvement. The        |
|                     | multilevel inverters. They        | conduction losses are   |
|                     | mainly focus on reducing          | far more critical than  |
|                     | switching frequency and thus      | switching losses due    |
|                     | switching losses.                 | to the series           |
|                     |                                   | connection of several   |
|                     |                                   | semiconductors and      |
|                     |                                   | high output currents.   |
|                     |                                   | To reach higher         |
|                     |                                   | voltage levels is a     |
|                     |                                   | challenge for           |
|                     |                                   | semiconductor           |
|                     |                                   | technology,             |
|                     |                                   | increasing the          |
|                     |                                   | blocking voltage and    |

|                   |                                   | other related          |
|-------------------|-----------------------------------|------------------------|
|                   |                                   | technologies like gate |
|                   |                                   | drivers and sensors.   |
|                   |                                   |                        |
| Yang Ke-hu        | Presents a method to solve the    | The main               |
| 1  ang KC-nu,     | selective hermonic elimination    | disadvantaga of        |
| et.al.(2013) [40] | selective national eminiation     | uisauvainage Of        |
|                   | problem with Groedner bases       |                        |
|                   | theory                            | techniques lies in     |
|                   |                                   | their practical        |
|                   |                                   | implementation, as     |
|                   |                                   | complex algorithms     |
|                   |                                   | need large             |
|                   |                                   | computational power    |
|                   |                                   | to solve               |
|                   |                                   | transcendental         |
|                   |                                   | equations              |
| A. K. Al-Othman,  | Uses PSO technique for            | The main drawback      |
| and Tamer H.      | selective harmonic elimination    | of PSO algorithm is    |
| Abdelhamid (2008) | of multilevel inverters and       | its poor local search  |
| [47]              | results in a dramatic decrease    | ability.               |
|                   | in both the computational times   |                        |
|                   | and the output voltage %THD.      |                        |
|                   | A partiala awarm antimization     | The work feeneng on    |
| K.N. Kay, D.      | (DSO) based technique is          | The work locuses of    |
| Chanterjee, S.K.  | (FSO) based technique is          | overall IHD            |
| Goswann (2009)    | suggested to minimize the         | reduction, and         |
| [48]              | overall IHD of the output         | overlooks lower order  |
|                   | voltage of a multilevel inverter. | harmonics which are    |
|                   |                                   | also an important      |
|                   |                                   | parameter of concern.  |

| N. Prashanth, B.<br>Kumar, J. Yadagiri,<br>A.Dasgupta (2011)<br>[49]                                | Derives an equation for the<br>computation of THD for<br>elimination of possible lower<br>order harmonics. PSO<br>algorithm is proposed to deal<br>with inequality constraints<br>which will help in accelerating<br>the optimization process. | It gives lower THD<br>but lower order<br>harmonics are<br>ignored.                                                                                                                                    |
|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Suman Debnath, Dr.<br>Rup Narayan Ray,<br>Tapajit Ghosh<br>(2012) [50]                              | Compares three commonly<br>used Artificial intelligence<br>algorithms GA, PSO and HS as<br>applied to THD minimization<br>in Seven Level Cascaded H-<br>Bridge Multilevel Inverter.                                                            | Every algorithm has its own pros and cons.                                                                                                                                                            |
| A. Salami, B. Bayat<br>(2013) [51]                                                                  | Proposes a general genetic<br>algorithm (GA) approach by<br>which the switching angles can<br>be calculated in the context of<br>step modulation for multilevel<br>inverters.                                                                  | The major issue with<br>GA is fine tuning of<br>its parameters, like<br>mutation rate,<br>crossover parameters,<br>selection parameters,<br>etc, which is often<br>chosen by hit and trial<br>method. |
| S.Assly Steffy,<br>B.Mangaiyarkarasi,<br>S.Sherin Jasper,<br>K.Priyanka,<br>K.Soorya (2014)<br>[52] | A multicarrier PWM control is<br>presented that serves as a<br>replacement for the<br>conventional method which has<br>high switching losses and<br>eliminates the use of<br>transformer.                                                      | The drawback of this<br>work is that it focuses<br>on THD reduction,<br>whereas lower order<br>harmonics are also an<br>important parameter<br>of concern.                                            |

| Priyal Mandil and<br>Dr. Anuprita Mishra<br>(2014) [53]                                   | Weight Improved Particle<br>Swarm Optimization (WIPSO)<br>is suggested by incorporating<br>Inertia weight 'w' in the<br>classical version of PSO to<br>achieve the balance between<br>exploration and exploitation<br>process. | The optimal values<br>achieved in different<br>experiments have no<br>particular trend. The<br>values do not always<br>converge to global<br>optima. |
|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ranjhitha.G,<br>Padmanaban.K<br>(2014) [54]                                               | Suggested GA to produce all<br>possible solution sets without<br>much computational burden                                                                                                                                     | GA takes more<br>computational time,<br>and gets complex<br>with more number of<br>solutions required                                                |
| Ali Ajami, Behrouz<br>Mohammadzadeh<br>and Mohammad<br>Reza Jannati Oskuee<br>(2014) [55] | SHE is an efficient method to<br>achieve desired fundamental<br>voltage and eliminate selective<br>harmonics. The work adopts<br>Cuckoo evolutionary<br>optimization for SHE.                                                  | There is requirement<br>to make modifications<br>in objective function,<br>as it targets only a<br>few lower order<br>harmonics.                     |
| M.Mythili,<br>N.Kayalvizhi (2014)<br>[56]                                                 | SHEPWM equations are solved<br>using GA and PSO algorithm<br>and a comparison of GA and<br>PSO algorithms is done using<br>MATLAB software                                                                                     | Fifth and seventh<br>harmonic obtained<br>violates the IEEE<br>standard of individual<br>harmonic distortion<br>which must be less<br>than 3%.       |
| S.Gokul Priya,<br>R.Sasikala,<br>R.Meenakumari<br>(2014) [57]                             | Bee Algorithm is chosen to<br>optimize the switching angles<br>in order to reduce the lower<br>order harmonics and improve                                                                                                     | Lack of use of<br>secondary<br>information requires<br>new fitness tests on                                                                          |

|                         | the PQ performance.                                       | new algorithm<br>parameters. Higher<br>number of parameters<br>to be optimized slow<br>down the algorithm<br>speed when in<br>sequential processing. |
|-------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mohammad<br>Mardaneha & | Enhance TLBO is presented with an aim to reduce the Total | The proposed method takes more                                                                                                                       |
| Faranak Golestaneh      | Harmonic Distortion (THD) in                              | computational time.                                                                                                                                  |
| (2014) [58]             | multilevelconverter.                                      | Also performance is                                                                                                                                  |
|                         |                                                           | poor than original<br>TLBO                                                                                                                           |
| Banaei MR, Jannati      | A new topology is proposed                                | Placement of DC                                                                                                                                      |
| Oskuee MR,              | based on the connections of                               | source is crucial for                                                                                                                                |
| Khounjahan H.           | several cell units in an                                  | generating the desired                                                                                                                               |
| (2014) [59]             | appropriate scheme with the                               | output voltage level.                                                                                                                                |
|                         | help of six power switches.                               | Improper placement                                                                                                                                   |
|                         |                                                           | may cause failure in voltage level.                                                                                                                  |
| Babaei E,               | DC voltage sources are                                    | The structure uses a                                                                                                                                 |
| Sheermohammadzad        | arranged in series and parallel,                          | less number of dc                                                                                                                                    |
| eh Gowgani S,           | and the values of the DC                                  | input sources, but                                                                                                                                   |
| Sabahi M. (2015)        | voltage sources are determined                            | requires more power                                                                                                                                  |
| [60]                    | using an algorithm.                                       | switches. Hence the                                                                                                                                  |
|                         |                                                           | circuit becomes more                                                                                                                                 |
|                         |                                                           | complex, and                                                                                                                                         |
|                         |                                                           | increases the cost of                                                                                                                                |
|                         |                                                           | the inverter.                                                                                                                                        |

| Barzegarkhoo R,<br>Kojabadi H, Zamiry<br>E, Vosoughi N,<br>Chang L (2015)<br>[61] | Switched-capacitor converter<br>(SCC) is suggested to boost<br>the input dc power supply<br>voltage without transformer by<br>switching the capacitors in<br>series and in parallel.                                                          | The balancing of<br>capacitor is a difficult<br>task to<br>create the output<br>voltage.                                                                                                                                  |
|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Babaei E, Laali S,<br>Bayat Z. (2015) [62]                                        | A new configuration with<br>reduced number of power<br>switches is described                                                                                                                                                                  | The creating of<br>switching states for<br>the<br>proposed topology is<br>complex                                                                                                                                         |
| Parul Gaur and<br>Preeti Singh (2015)<br>[63]                                     | Discuss different optimization<br>techniques and suggests a<br>species based PSO (SPSO)<br>method, which includes the<br>suitable adjustment of niche<br>radius for calculation of the<br>optimum firing angles of MLIs,<br>has been proposed | The algorithm is quite<br>sensitive to value of<br>niche radius. Small<br>values cause particles<br>to get trapped in local<br>optima and too large<br>values prevent the<br>algorithm from<br>locating nearby<br>optima. |
| Jackson Lago, M.L.<br>Heldwein (2016)<br>[64]                                     | Solves the problem of<br>optimizing the modulation<br>pattern of multilevel inverters<br>in a single optimization<br>problem at a given modulation<br>index.                                                                                  | The matrix involving<br>different parameters is<br>hard to optimize.<br>Optimization<br>complexity and initial<br>guess angle sensitivity<br>contribute to long<br>runs and inaccuracies.                                 |

| Jeyabharath Rajaiah, | The proposed work uses two       | The proposed method         |
|----------------------|----------------------------------|-----------------------------|
| Velmurugan Ramar,    | evolutionary algorithms, GA      | uses filter for lower       |
| Veena Parasunath     | and PSO algorithm. They are      | order harmonic              |
| (2016) [65]          | used to generate the switching   | elimination,                |
|                      | angles by satisfying the         | increasing the cost.        |
|                      | nonlinear transcendental         | GA takes more               |
|                      | equations that govern the low    | computational time          |
|                      | order harmonic components.       | and requires many           |
|                      |                                  | parameters. The low         |
|                      |                                  | order harmonics             |
|                      |                                  | acquired from PSO is        |
|                      |                                  | more prominent than         |
|                      |                                  | 3% that abusing IEEE        |
|                      |                                  | standard.                   |
|                      |                                  |                             |
| Shruti Garg, Ashok   | Considers the expression of      | The harmonic values         |
| Kumar Sharma and     | THD as objective function that   | obtained and THD            |
| Priyanka Yadav       | aims to controls the individual  | does not comply with        |
| (2016) [66]          | selective harmonics within the   | IEEE-519 Harmonic           |
|                      | allowable limits by              | standard.                   |
|                      | incorporating the constraints in |                             |
|                      | PSO algorithm.                   |                             |
| Sved Saad Azhar      | PSO is implemented to solve      | <b>PSO</b> suffers from the |
| Alia Ramani          | SHE transcendental equations     | problem of getting          |
| Kannana M Surash     | such that harmonics are          | struck at local optima      |
| Kumarh (2016) [67]   | minimized                        | struck at local optima.     |
| Kumarb (2010) [67]   | minimzea.                        |                             |
| Janardhan Kavali,    | A flowchart for THD              | In case more                |
| Arvind Mittal (2016) | minimization is presented to     | switching angles are        |
| [33]                 | calculate the switching angles   | needed, the more for        |
|                      | of a cascaded multilevel         | loops must be nested        |
|                      | inverter based on the equation   | and the program can         |
|                      | of THD for multilevel            | spent a lot of time         |
|                      |                                  |                             |

|                                       | inverters.                                                                                | running.                                                                                                                                 |
|---------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| N.Vinoth kumar,<br>et.al. (2017) [68] | Simulated Annealing based<br>optimization is offered for<br>harmonic elimination in MLIs. | Despite of the<br>advantage of SA to<br>avoid becoming<br>trapped at local<br>minima, it took much<br>computational time to<br>converge. |

The literature survey done in this thesis essentially surveys the most widely used methods: Sinusoidal Pulse Width Modulation [33], [69]–[71], Space Vector modulation [42], [72]–[77], Optimized Harmonic Stepped Waveform (OHSW) [78], Optimal Minimization of Total Harmonic Distortion (OMTHD) [79], [80], and Selective Harmonic Elimination [68], [81]–[88]. The survey of existing work can be summarized as:

- a) SPWM, modified SPWM [89] and multicarrier PWM [90]–[93] techniques are effective for controlling the inverter output voltage but they employ high switching frequency which is not preferable due to associated high thermal losses, high switching loss and poor converter efficiency. Low switching frequency means low switching losses but it requires large filter size as lower order harmonics are introduced in the spectrum.
- b) OMTHD method uses the conventional formula for THD that gives same weightage to all harmonics, results in minimum THD but certain lower order harmonics are not within permissible range.
- c) Selective Harmonic Elimination technique is benefited from its low switching frequency and high output power quality, by using harmonic equations derived by applying Fourier Series Expansion.
- d) Several other switching techniques combine the conventional THD with SHE techniques to minimize THD as well as eliminate low-order

harmonics [94]–[97]. Though, such functions cannot guarantee elimination of specific harmonic orders for all modulation indices.

e) Most of the reviewed research discusses the application of optimization algorithms like Genetic Algorithm (GA) [51], [54], [98], [99], Differential Evolution (DE), Particle Swarming Optimization [49], [52], [66], [67], [100], [101], and numerous other algorithms [102]–[104]. These algorithms based optimization techniques were likewise proposed for computing switching angles of multilevel inverter.

### 2.3. LIMITATIONS OF EXISTING WORK

The following limitations were identified while looking over the above mentioned approaches:

- SPWM methods are not able to efficiently utilize the DC-link supply voltage. In some cases, maximum peak of fundamental component in the output voltage is limited to 50%.
- SVM gets complicated with increase in level of outputs.
- Application of some techniques is limited to three-level inverters only.
- High switching frequency techniques (involving frequencies between 2 to 20 kHz) lead to higher switching losses.
- THD Minimization techniques give lower THD but lower order harmonics are ignored.
- SHE targets only a few lower order harmonics.
- Determination of switching instants using SHE requires a large computational effort and time.
- SHE using GA has the major issue of fine tuning of parameters, like mutation rate, crossover parameters, selection parameters, etc, which increases the computational time. And complexity increases with high level of inverter.

• The main drawback of SA and PSO algorithm is its poor local search ability. So, the results obtained using PSO do not always converge to global optima.

These challenges have served as the motivating factors to propose an appropriate objective function for control of multilevel inverter. The details of the modification designing are available in Chapter 3 of this thesis. The selection of efficient algorithm for optimization of modified SHE function has been done in Chapter 4 of this thesis. Further implementation outcomes and validation of power quality parameters are provided in Chapters 5 and 6 of this thesis.

### 2.4. DEFINING THE SCOPE OF THE PROBLEM

The mission to be accomplished in this work was to present an efficient and optimized control of multilevel inverter for power quality improvement. Now, as for power quality improvement, it is desirable to keep the fundamental component of output voltage of multilevel inverter at acceptable value, and equally important is to keep the harmonic components in the output voltage within stated harmonic limits. This led to the need for improved harmonic minimization function that optimizes the switching angles to generate the switching scheme for different inverter modules of Cascaded H-Bridge Multilevel Inverter. To understand the problem better, different methods for control of multilevel inverter are discussed. As the main issue is power quality improvement of multilevel inverter, there are various parameters that define the power quality in multilevel inverters. These are shortlisted as:

- Total Harmonic Distortion (THD)
- Root Mean Square Value of Voltage (V<sub>RMS</sub>)
- Lower Order Harmonics (LOH)
- Reactive Power (Q)
- Power Factor (PF)
- Distortion Factor (DF)
- Form Factor (FF)
- Efficiency (H)

So, initially the work concentrates on modification of minimization function by analyzing already existing functions proposed by different researchers. Now, choosing the appropriate optimization search algorithm is equally important as framing a welldefined problem. Every algorithm has its own pros and cons and applicability. Thus, different optimization algorithms are required to be explored to find the best suitable algorithm for optimizing the proposed harmonic minimization function. The comparison helped to conclude that simplicity and efficiency of Cuckoo Search algorithm is the best to be used for optimization of switching angles for control of multilevel inverter. All this work led to an efficient control of multilevel inverter using an optimal modulation technique for harmonic minimization using Cuckoo Search Optimization.

### 2.5. MODULATION STRATEGIES

The process of switching/altering the state of a semiconductor device of a converter is known as modulation. The goal of a modulation method is to deliver a staircase waveform, with desired fundamental part and minimum harmonics. Other important requirements that a modulation strategy should possess are:

- Simplicity and Modularity of Design
- Good Output Quality
- Low Switching and Conduction Losses
- Better Efficiency
- Minimum Harmonic Distortion
- High Power Factor
- Low Ripple Current
- Easy Implementation and Low Cost

Generally, modulation strategies are categorized as shown in Figure 2.1, on the basis of switching frequency employed into High switching frequency methods and Low or Fundamental switching frequency methods [16].



Figure 2.1 Classification of Modulation Techniques on the Basis of Switching Frequency

Techniques using high switching frequency mean high switching losses, due to switches being turned on/off many times in one fundamental period. Different types of high switching frequency methods are classified in Figure 2.2. SPWM techniques are the traditional method of PWM employing sinusoidal modulating signal. They employ high switching frequencies of the order of several kHz, and low order harmonics at high frequencies are prominent. This leads to the requirement of high size filters. However, these high frequency switching techniques are further explored and classified in various categories due to widespread use of PWM methods. Space Vector PWM (SVPWM) provides an alternative to SPWM and is also among widely used methods. The selection of switching method or modulation technique mainly depends upon the application. In some cases, it is not possible to deal with the size of filters required due to high low order harmonics and high switching losses.



Figure 2.2 Classification of High Switching Frequency Methods

The techniques that use fundamental switching frequency are also termed as Multilevel Fundamental Switching Schemes. They perform only one or two commutations in one fundamental cycle. SHE and SVC fall under fundamental switching frequency operation. Low frequency automatically minimizes the switching losses to a great extent, leading to better efficiency. Also, low order harmonics are suppressed in case of low switching frequency and high order harmonics are dealt with low size filters. An extensive review is carried out in order to understand the existing modulation strategies, their advantages, and disadvantages. Appropriate switching frequency for modulation method and proper arrangement of switching states are the factors responsible for producing the desired quality of voltage output.

#### 2.5.1. Sinusoidal PWM

Sinusoidal PWM (SPWM) is one of the most popular and widely used methods in industrial applications. This technique utilizes a sinusoidal reference signal as modulating signal and multiple carriers to synthesize the desired output. The carrier waveform is essentially a high frequency triangular wave. Different names are given to the technique by different researchers. Sometimes, SPWM is also termed as Multilevel Modulation as it uses (m-1) carriers to generate m-level output [105]. Also, it is carrier based modulation, so it can be termed as Carrier Based PWM (CB-PWM) [71], [106]. Basically, a sinusoidal modulating signal is compared with different carrier signals to generate a switching pulse, whenever the modulating signal exceeds carrier wave. The switching pulse then generates the on/off pattern for the switches of multilevel inverter. The number of carrier waves decides the number of levels in output and frequency of carrier waves decides the switching frequency of inverter.

SPWM techniques are further classified as level-shifted and phase-shifted techniques depending on whether the carriers are shifted according to different levels or phase amongst each other. In level-shifted PWM, many different arrangements of carriers are possible, according to the phase displacement of carriers at different levels. They are Phase Disposition PWM (PDPWM), Phase Opposition Disposition PWM (PODPWM), Alternate Phase Opposition Disposition PWM (APODPWM), and Phase Opposition Disposition Disposition with variable Frequency PWM (PODfPWM). Figure 2.3 illustrates all these methods for Five-level PWM methods. In the first three methods, frequency of all the carriers is same, but in the last method, the frequency of the carriers in inner band, which is same as switching frequency. However, amplitude of the carrier wave is dependent of the level of modulating signal/number of carriers.

In PDPWM, all the carriers above and below are placed in same phase, whereas in PODPWM, the carriers above and below are 180° out of phase with each other. In APODPWM, all the carriers are 180° out of phase alternately. All these arrangements are suggested and experimented in order to find best output for different topologies of multilevel inverters. All the methods are similar to each other, but, mostly PDPWM gives the better results. The phase-shifted PWM, all the (m-1) carriers are of the same

amplitude as modulating signal, but they are 90° phase displaced from each other. Numerous research reports the advantages and applications of different SPWM methods. Various comparisons have also being done in order to suggest the best modulation technique for different topologies of multilevel inverter. Nevertheless, SPWM methods suffer from a major disadvantage of not being able to completely eliminate low order harmonics, which cause high filter requirements.



Figure 2.3 (a) Phase Disposition PWM, (b) Phase Opposition Disposition PWM, (c) Alternate Phase Opposition Disposition PWM, and (d) Phase Opposition Disposition with variable Frequency PWM

#### 2.5.2. Hybrid SPWM

As, SPWM is the conventional method of modulation, it has been deeply explored. Various modifications have been proposed, like combining two different SPWM methods, two modulating signals with 180° phase difference for levels above and below the reference, etc. Many a times, the carrier is modified without changing the peak-to-peak magnitude and frequency of the carrier wave as presented in Figure 2.4. Various researchers changed the triangular carriers in the outermost band by rectified sine waves of the same frequency [107]. These techniques changed the harmonic profile of the output waveform because the shape and frequency of the carrier signal effects the harmonics in the multilevel output waveform.



Figure 2.4 An example of Hybrid SPWM

### 2.5.3. Space Vector PWM or Space Vector Modulation

Space Vector Modulation is an alternative method to SPWM for deciding the switching pattern for MLIs, and most commonly used for the control of three-phase AC motors [108]. In SPWM, the switching times/duty cycles are derived through comparison of modulating and carrier signal, whereas in SVM or SVPWM, these times are calculated using some dedicated equations. The basic concept of SVPWM is to produce an average output equal to the desired/reference voltage vector, during the PWM period given in Figure 2.5.



Figure 2.5 Space Vector Diagram

The process is divided in three steps, namely, region determination, selection of switching states, and calculation of switching times. Firstly, the d-q plane is divided

into six equal sectors and the reference voltage is synthesized as the weighted average of nearest three vectors called NTV approach. This step is known as determination of region or three voltage vectors adjacent to reference voltage. The reference vector can move in counterclockwise direction with magnitude and angle according to the desired/reference voltage output. The idea of reference vector in d-q plane is similar to the rotating field of motor.

At any particular time, the reference belongs to a particular sector, which can be represented by four switching states generally called as state vectors. For three-level inverter, there exist eight switching states/state vectors, out of which six are called active vectors and two are zero vectors. Different strategies have been employed for selection of three state vectors and calculation of switching times, so that the output produced approximates the desired output waveform, in any switching period. The selection of switching states and calculation of switching time affects the harmonics produced in the output and thus efficiency.

Space-Vector PWM offers several advantages:

- enables efficient use of the DC-link supply voltage
- provides flexible and easy online control
- relatively good performance
- low current ripple and maximum transfer ratio
- reduced harmonic distortion and improved power factor

These advantages make it suitable to use it for high voltage applications, though it has certain disadvantages also.

- not able to eliminate the low order harmonics completely.
- cannot be applied for unbalanced DC voltages.
- with increase in the number of levels, the complexity of selecting switching states increases significantly.

### 2.5.4. Discontinuous PWM or Zero Sequence Injection

Cascaded H-Bridge Inverters suffer from an inherent problem of unbalancing of DClink capacitor voltage, which affects the efficiency and overall rating of multilevel inverter. Commonly, Carrier Based PWM or Space Vector PWM methods are used for the control of multilevel inverters. CB-PWM methods use a pure sinusoidal signal as reference modulating signal to achieve the desired output voltage. However, it has been observed that modification of this modulating signal can help to solve the problem of unbalancing of DC link capacitor voltage. The idea is taken from the concept of third harmonic injection for harmonic minimization [109]. The method of addition of zero sequence component will make the sinusoidal modulating signal discontinuous, so the method is called Discontinuous PWM. The injection of zero sequence to all three phases will not change the magnitude of output, but will balance the neutral point or lead to proper utilization of DC-link voltage, if properly chosen. The technique, termed as zero sequence modulation by some researchers, became widely popular and a variety of algorithms or methods of calculating zero sequence voltage have been suggested [110]. The zero sequence injection is calculated so as to balance the unbalanced component in the system and can be achieved by altering the magnitude or phase angle of reference modulating signal. Various researchers suggested instantaneous power theory, weighted maximum/minimum or averages, multiples of one-sixth or third harmonic, for calculation of zero sequence component. One of the examples is shown in Figure 2.6.



Figure 2.6 An example of Carrier Based Harmonic Injection

Discontinuous PWM offers several advantages over conventional Continuous PWM or CB-PWM methods.

- helps in achieving voltage-balancing between DC-link capacitors
- decrease the switching losses
- extends the linear-modulation range of the converter.
- mitigates the low frequency voltage oscillations of the neutral point.
- allows sharing of power among different legs of inverter.

# 2.5.5. Space Vector Control or Space Vector at Fundamental Frequency Modulation

SVPWM has been extended to be used at low switching frequencies or fundamental frequency for multilevel inverters, termed as Space Vector at Fundamental Frequency Modulation (SVFFM) or simply Space Vector Control (SVC) [111], [112]. An illustration of Space Vector Control of Five-Level Inverter is given in Figure 2.7.



Figure 2.7 Space Vector Control of Five-Level Inverter

The concept of Space Vector Control has been derived from SVPWM, but it doesn't aim to produce the average of the desired output using the nearest three vectors (NTV) approach. Rather, it aims to generate an output voltage such that the space error or distance between generated and desired output is minimum. So, identification of adjacent three vectors is not required, but selection of switching sequence is done using some algorithms, like routing algorithm. Sequence selection can be simplified using two concentric hexagons and following the zig-zag pattern between them. This ensures that each level of the output voltage is traced only once in a fundamental period. Calculation of switching time is necessary; however, it remains constant throughout the period. Therefore, SVC can be easily extended to higher levels. SVC is an approximate method, and thus, fundamental voltage component is somewhat different from the desired reference voltage and only certain harmonics are eliminated. It also exhibits similar advantages as SVPWM. But, as it doesn't carry out the process of sector identification and uses constant switching time, the technique is useful with higher levels. The major disadvantage is that it can be applied only to three phase inverters.

### 2.5.6. Selective Harmonic Elimination

The Selective Harmonic Elimination or SHE method is one of the most popular techniques of control in multilevel inverters as it mainly focuses on low order harmonics which are of major importance when power quality is concerned. SHE is proposed by Patel and Hoft (1974) using the harmonic elimination theory [34]. It can work with low/fundamental switching frequency as well as high/PWM switching frequency. However, the technique is commonly used with fundamental frequency, where the most significant low order harmonics are eliminated using the SHE theory and high order harmonics are removed by the use of filters. The control at fundamental frequency reduces the switching losses and increases the efficiency of multilevel inverter. Also, it is useful in suppressing the unavoidable harmonics between grid and non-linear loads.

The technique is based on the fact that the output of multilevel inverter can be represented by Fourier series expansion, given as a sum of fundamental and harmonic components. Now, the aim is to achieve the desired amplitude of fundamental component and minimize the harmonics. So, for m-level inverter, we need (m-1) levels of output voltage or (m-1)/2 switching angles to operate the inverter at fundamental frequency. Thus, a set of equations is chosen with one equation to obtain desired fundamental value and other (m-3)/2 equations representing low order harmonics to eliminate. These equations are non-linear in nature and involve (m-1)/2 switching angles, which needs to be calculated such that above conditions are met.

Thus, SHE involves a set of transcendental equations which are required to be solved in order to obtain the switching angles for getting desired waveform with reduce harmonics. Here, the number of harmonics which can be eliminated at a time is proportional to the level of inverter. To eliminate more harmonics than specified by the condition, switching frequency will increase. These equations contain nonlinear trigonometric terms which can be solved with the use of iterative and numerical methods. Various methods have been tried and proposed for the calculation of best set of switching angles, such as elimination theory, theory of resultants of polynomials [113], theory of symmetric polynomials, Newton-Raphson method [114]–[116], etc. The task of computing switching angles gets complex with the increase in the level of inverter. As the method is offline, it is suitable only for a low number of levels.

Now, a contrast about both categories of switching frequency techniques can be drawn in Table 2.3 after having the understanding of modulation techniques. And the comparison leads to a conclusion that fundamental switching frequency techniques are far better than low switching frequency techniques in terms of every parameters.

| PARAMETERS                    | High Frequency PWM<br>Switching Scheme | FundamentalFrequencySwitching Scheme |
|-------------------------------|----------------------------------------|--------------------------------------|
| THD                           | Harmonic content is low                | Harmonic content is low              |
| <b>Even Order Harmonics</b>   | Present                                | Negligible                           |
| Switching Loss                | High                                   | Low                                  |
| Control Circuit<br>Complexity | Complex                                | Simple                               |
| Modularity of Circuit         | Not possible                           | Possible                             |
| Generalization                | Difficult                              | Easy                                 |

Table 2.3 Comparison between High and Fundamental Switching Frequency Techniques

### **CHAPTER III**

# DEVELOPMENT OF OPTIMAL SWITCHING TECHNIQUE FOR HARMONIC MINIMIZATION IN CASCADED MLIs

Primarily, this chapter discusses the basics of Selective Harmonic Elimination method. Then, the problems associated with the conventional selective harmonic elimination method are highlighted. The existing methods are investigated to find their shortcomings and accordingly modifications are proposed to present a modified SHE function. Finally, the proposed function is considered and compared with existing methods by realizing it in MATLAB.

### 3.1. METHODS OF HARMONIC MINIMIZATION/MITIGATION

Multilevel inverters are generally used for medium-voltage and high power applications. The modulation technique used for controlling the output of inverter generally aims at either minimizing/eliminating the individual or total harmonic distortion. A number of approaches for harmonic minimization or mitigation have been proposed in the literature. These approaches can be broadly categorized as:

### 3.1.1. Harmonic Minimization Methods

Harmonic Minimization methods aim for minimization or reduction of harmonics and formulate the problem as minimization of harmonics rather than their complete elimination [100], [101], [103]. These methods generally employ different carrier based SPWM methods to reduce harmonics. SPWM methods use higher switching frequency which shifts the lower order harmonics to higher frequencies and reduce the required size of filter but this method increases switching losses. Though low switching frequency means low switching losses yet in that case, it requires large size of filter making the system bulky and costly. Also, the fundamental frequency component needs to be controlled at desired amplitude. Moreover, the real time implementation of harmonic minimization methods becomes easier as convergence to a local optimum can be achieved within a reasonable time step, but at the expense of

low-order harmonics, and thus making it impractical for certain applications [123]–[126].

### 3.1.2. THD Minimization Methods

More researchers contemplate towards minimizing Total Harmonic Distortion in voltage by approximating this value in order to have a fast calculation of the switching angles. These methods aim at minimization of voltage THD rather than elimination of individual harmonics, often termed as Optimal Minimization of THD methods [79], [80]. The derived formula for the computation of THD of the output voltage of the multilevel inverter is used as the objective function. The number of harmonics to be considered in THD calculation is not limited by the number of switching angles in the waveform, but can be chosen according to the application. This approach enables a global minimum THD while low order harmonics may or may not lie within the harmonic limits.

#### 3.1.3. Harmonic Elimination Methods

It seems difficult to achieve the minimization of THD directly because the numerator generally has many terms. So, it is convenient to consider only a finite number of harmonics in numerator, but only a few lower order harmonics will be eliminated in that way and will contribute to more THD. In Harmonic Elimination methods, the fundamental frequency component is the only component that needs to be accurately controlled to the required level whereas all individual harmonics are within acceptable range. This approach facilitates convergence to solutions and higher continuity of solutions at the expense of low-order harmonics in the spectra. Selective Harmonic Elimination or SHE refers to a special case of harmonic elimination that aims at eliminating specific lower order harmonics, whereas all other harmonic components can be removed by filtering.

### **3.2. BASICS OF SELECTIVE HARMONIC ELIMINATION**

The performance of multilevel inverters mostly depends on the modulation strategy used for their control and switching frequency used for control. Low switching frequency operation leads to low switching losses and improved efficiency, so it is preferred over high switching frequency operation. Among various low switching frequency control methods, Selective Harmonics Elimination at fundamental frequency is the most widely used because of its ability to obtain the desired output with better power quality. It has gained importance in many applications such as motor drives and renewable energy conditioning converters. It is a promising approach for future advanced power conversion systems, and there is a wide range of research opportunities across different aspects that should be investigated to improve its features and practicality.

Selective Harmonic Elimination method was initially introduced as SHEPWM (i.e. SHE at high or pulse width modulated frequency) by Husmukh and Richard in 1973 [34]. The basic idea is to obtain a staircase waveform with chopped square waves at every level and reduced harmonic content. Multilevel Inverters have multiple levels of voltage; and for every level of voltage, there can be a number of switching angles to get multiple square waves at the same level as shown in Figure 3.1. The number of switching angles is related to the number of harmonics being eliminated and decides the switching frequency of the inverter. Using many switching angles at the same level makes the method complex and increases the switching frequency. Thus, it is highly recommended to use one switching angle per level; the method is called fundamental switching frequency control as illustrated in Figure 3.2. Also, most of the literature explored suggested the use of SHE at fundamental frequency more than at high frequency (SHEPWM) [121], [122].



Figure 3.1 Multilevel Output with Multiple Switching at One Level, i.e. High or PWM Switching Frequency



Figure 3.2 Multilevel Output with Single Switching at One Level, i.e. Fundamental Switching Frequency

SHE is a pre-programmed technique, to restrict the amount of harmonics in the output of multilevel inverter by proper selection of switching angles. The use of fundamental frequency operation shifts the low order harmonics to higher frequencies, where they can be filtered by small size filters. It also reduces the ripple in the DC link current and increases the utilization of DC-link voltage.

Now, the staircase waveform of the phase output voltage of multilevel inverter can be synthesized by the use of Fourier series expansion. The Fourier series contains a number of trigonometric terms and can be represented as:

$$\mathbf{v}(t) = a_0 + \sum_{n=1}^{\infty} (\mathbf{a}_n \cos(\omega n t) + \mathbf{b}_n \sin(\omega n t))$$
(3.1)

where  $\omega = 2\pi f_0$  and  $f_0$  is the fundamental frequency, n is the number of other frequency components known as harmonics and  $a_0$ ,  $a_n$  and  $b_n$  are called Fourier coefficients which can be obtained by the following integration equations

$$a_{0} = \frac{1}{2\pi} \int V_{dc} d\omega t$$

$$a_{n} = \frac{1}{2\pi} \int V_{dc} \cos(n\omega t) d\omega t$$

$$b_{n} = \frac{1}{2\pi} \int V_{dc} \sin(n\omega t) d\omega t$$
(3.2)

As the output voltage of multilevel inverter exhibits half wave symmetry and is a periodic function, it is said to have quarter wave symmetry. And for such waveforms, the Fourier coefficients in equation (3.2) are reduced to

$$a_0 = 0$$

$$a_n = 0$$
 for all n

 $b_n = 0$  for even values of n

$$b_n = \frac{4}{\pi} \int_0^{\pi/2} V_{dc} \sin(n\omega t) \, d\omega t \text{ for odd values of n}$$
(3.3)

After integration, the value will become,

$$b_n = \frac{4V_{dc}}{n\pi} \sum_{i}^{N} (-1)^{i+1} \cos(n\alpha_i)$$
(3.4)

Substituting values of equation (3.4) in equation (3.1) and expanding,

$$V(\omega t) = \frac{4V_{dc}}{\pi} \begin{cases} (\cos \alpha_1 + \cos \alpha_2 + \cdots) \frac{\sin \omega t}{1} \\ + (\cos 3\alpha_1 + \cos 3\alpha_2 + \cdots) \frac{\sin 3\omega t}{3} \\ + (\cos 5\alpha_1 + \cos 5\alpha_2 + \cdots) \frac{\sin 5\omega t}{5} + \cdots \end{cases}$$
(3.5)

Further, triplen harmonics are not considered as they are absent in thecase of threephase systems. For any level of inverter, the method of SHE uses one equation to get desired value of fundamental component and other equations for eliminating selected harmonics. Basically, an m-level of inverter has (m-1)/2 levels in positive phase, thus required minimum (m-1)/2 switching angles for fundamental frequency operation. For high switching frequency, switching angles depend upon the employed frequency. So, we require minimum (m-1)/2 equations for finding these switching angles. As one equation is dedicated to meet the requirement of fundamental component, the other (m-1)/3 equations focus on eliminating (m-1)/3 harmonics which include odd terms excluding triplen orders. If (m-1)/2=N, an m-level inverter need N equations and (N-1) harmonics can be eliminated. For SHEPWM, more switching angles are required, say 2 per level or 3 per level, and according to that equations will be incorporated to solve for the switching instants. So, the number of harmonics eliminated is dependent on the switching angles or switching frequency, but independent of the number of output voltage levels.

$$\frac{4V_{dc}}{\pi}(\cos\alpha_1 + \cos\alpha_2 + \cos\alpha_3 \dots \dots + \cos\alpha_N) = V_f$$
$$\cos 5\alpha_1 + \cos 5\alpha_2 + \cos 5\alpha_3 \dots \dots + \cos 5\alpha_N = 0$$
$$\cos 7\alpha_1 + \cos 7\alpha_2 + \cos 7\alpha_3 \dots \dots + \cos 7\alpha_N = 0 \text{ and } N \text{ equations}$$
(3.6)

The switching angles  $\alpha_1$ ,  $\alpha_2$ ...  $\alpha_N$  can be obtained by solving these nonlinear

transcendental equations. Numeric mathematical or iterative techniques such as the Newton–Raphson method, Resultant theory and theory of polynomials, etc were employed for solving these equations.

The strategy behind both methods (SHE at fundamental or higher frequency) is the same, except for the number of switching angles to be calculated. However, the complexity involved in the solution of switching angles motivates the use of fundamental frequency operation. Accurate calculation of switching instants will produce the required output waveform with desired fundamental component and eliminate low order harmonics. Off-line calculation of switching angles is done in advance and the information about the harmonic content in output waveform will be available prior to the actual operation. This feature made SHE controlled MLIs useful in many industrial applications.

# 3.3. UNDERSTANDING PROBLEMS IN EXISTING MODULATION TECHNIQUES

One of the most prevalent techniques in control of multilevel inverters is Selective Harmonic Elimination. It can be implemented at high as well as low switching frequency. The frequency of operation can be as low as fundamental frequency, i.e. 50Hz. The operation at fundamental switching frequency helps in the reduction of switching losses of multilevel inverter. Elimination of lower order harmonics improves the quality of output voltage and current, and therefore, ripple in the DC link current is also small. Selective Harmonic Elimination technique offers many benefits, but there are certain limitations. In SHE, the number of switching angles to be optimized increases with the number of levels in output voltage, which complicate the problem. Also, the method can't eliminate the number of harmonics more than the number of levels in the output voltage. Thus, there's a need to modify the method so

that it can include more harmonic terms, and enable easy computation and implementation with increased accuracy.

Modification alone is not sufficient; there is a bigger challenge of solving highly nonlinear transcendental equations to obtain the perfect set of switching angles which gives the desired staircase voltage output. Various numerical methods and algorithms have been suggested for this purpose. Proper selection of an optimization algorithm with proper design variables, constraints and bounds can solve the problem. All the mentioned problems are solved initially by looking for modification of objective function. For modifications, firstly, we need to go in the depth of the problem in existing functions. So, a number of functions, proposed by different researchers in literature, have been considered.

# 3.4. FORMULATION OF OBJECTIVE FUNCTION FOR HARMONIC MINIMIZATION

THD is one of the most important parameters to estimate the harmonic content of any waveform. So, initially the formula for THD is considered as objective function, that aim to minimize odd harmonic terms while triplen harmonics may or may not be considered depending on whether we are working on single phase or three phase systems.

Voltage THD = 
$$\frac{\sqrt{\sum_{n=2}^{\infty} V_n^2}}{V_1} * 100$$
 (3.7)

But Conventional THD minimization technique does not intend to eliminate any specific harmonic order, particularly because THD is an approximate term. So, there is a need for the calculation of exact THD of the line voltage of a three phase multilevel inverter. An analytical algebraic method based on formulating the line-voltage THD of multilevel inverters with unequal dc sources is presented by Farokhnia [123]. However, much simple expressions are introduced for calculating the exact THD of MLIs [124]. This formula is applicable to all types of MLIs utilizing any switching techniques for harmonics elimination or reduction, provided the switching angles of the phase voltage are known. And it is especially suitable to be applied with the Mixed Integer Linear Programming optimization model.

Several other switching techniques have been proposed by combining the conventional THD with SHE techniques to minimize THD as well as eliminate low-order harmonics [125]. These techniques involve the weighted combination of some low-order harmonics and THD formula to form the objective function, which is to be minimized by considering its constraints. However, such functions cannot guarantee elimination of specific harmonic orders for all modulation indices. Moreover, a nonlinear equality constraint is also required to be considered for regulation of the fundamental component at the desired value.

The performance of many objective functions proposed by previous research has been studied and discussed. Those functions found relevant are considered here for designing modifications.

- i) The formula for THD can be used as an objective function.
- ii) The fitness function can be taken as the sum of total harmonic distortion of the output staircase voltage and difference between  $V_1$  and  $V_{1(ref)}$  (reference value of the fundamental component of the output voltage).
- iii) Some researchers have focussed on eliminating only a few terms or harmonic components thus reducing THD.
- iv) Another function was proposed with the purpose of elimination of some low order harmonics and to maintain the fundamental component at the desired value.

Various functions presented by researchers have been investigated, whereas some of the functions are discussed and executed in detail to formulate a new objective function so as to meet the requirements. These functions are executed and analyzed for Single phase 11-level cascaded H-Bridge inverter in MATLAB/Simulink environment.

1. A very common term that is used to describe voltage or current distortion is THD or Total Harmonic Distortion. So, the formula for THD can be used as an objective function for three-phase systems. The function[52] given below aims to minimize 5<sup>th</sup>, 7<sup>th</sup>, 11<sup>th</sup>, and 13<sup>th</sup> harmonics by considering 'n=49' number of individual distortion terms.
$$OF_{1} = \sqrt{\left(\frac{V_{3}}{V_{1}}\right)^{2} + \left(\frac{V_{5}}{V_{1}}\right)^{2} + \left(\frac{V_{7}}{V_{1}}\right)^{2} + \dots \left(\frac{V_{49}}{V_{1}}\right)^{2}}$$
(3.8)

The optimized values of Switching Angles using equation (3.8) for the Single-Phase Eleven-level CHB Inverter are  $\alpha_1$ =5.48°,  $\alpha_2$ =16.83°,  $\alpha_3$ =28.98°,  $\alpha_4$ =40.13°, and  $\alpha_5$ =65.71°. The graph of obtaining these values with iterations is shown in Figure 3.3. These values are then used to simulate the Single-Phase Eleven-level CHB Inverter model, and the FFT (Fast Fourier Transform) analysis of output voltage waveform is presented in Figure 3.4.



Figure 3.3 Optimized values of Switching Angles using Objective Function 1



Figure 3.4 a) Output Voltage obtained from Objective Function 1



Figure 3.4 b) FFT Analysis of Output Voltage obtained from Objective Function 1

2. Several objective functions have been proposed by combining the conventional THD with SHE techniques to minimize THD as well as eliminate low-order harmonics. The fitness function [94] for THD optimisation problem can be taken as the sum of total harmonic distortion of the output staircase voltage and difference between  $V_1$  and  $V_{1(ref)}$  (reference value of the fundamental component of the output voltage). To have exact value of fundamental component in the output of the multilevel inverter the error of the reference value and real value is multiplied with 5. The value of multiplication factor changes with different theories.

$$OF_{2} = 5 * \left(V_{1(ref)} - V_{1}\right) + \sqrt{\frac{\sum_{n=3,5,7,\dots}^{49} V_{n}^{2}}{V_{1}^{2}}}$$
(3.9)

The optimized values of Switching Angles using equation (3.9) are  $\alpha_1=1.81^\circ$ ,  $\alpha_2=4.78^\circ$ ,  $\alpha_3=8.44^\circ$ ,  $\alpha_4=11.42^\circ$ , and  $\alpha_5=15.27^\circ$ . The graph of obtaining these values with iterations is shown in Figure 3.5. These values are then used to simulate the Single-Phase Eleven-level CHB Inverter model, and the FFT analysis of output voltage waveform is presented in Figure 3.6.



Figure 3.5 Optimized values of Switching Angles using Objective Function 2



Figure 3.6 a) Output Voltage obtained from Objective Function 2



Figure 3.6 b) FFT Analysis of Output Voltage obtained from Objective Function 2

3. Minimization of THD is a bit complex task while considering many terms in numerator. Thus, some researchers have focussed on eliminating only a few terms or harmonic components thus reducing THD. The objective function [84] OF<sub>3</sub> considers weighted combination of fundamental deviation and some low-order harmonics as the objective function. But, considering limited number of harmonics like in SHE, cannot guarantee low THD or best optimal results.

$$OF_3 = 100 * \left| m - \frac{V_1}{V_{1(ref)}} \right| + \left| \frac{V_5 + V_7 + V_{11} + V_{13}}{V_{1(ref)}} \right|$$
(3.10)

The optimized values of Switching Angles using equation (3.10) are  $\alpha_1$ =5.51°,  $\alpha_2$ =21.87°,  $\alpha_3$ =42.73°,  $\alpha_4$ =49.05°, and  $\alpha_5$ =52.14° shown in Figure 3.7. These values then simulate the Single-Phase Eleven-level CHB Inverter model, and the FFT analysis of output voltage waveform is presented in Figure 3.8.



Figure 3.7 Optimized values of Switching Angles using Objective Function 3



Figure 3.8 a) Output Voltage obtained from Objective Function 3



Figure 3.8 b) FFT Analysis of Output Voltage obtained from Objective Function 3

Another function [126] was proposed with the purpose of elimination of some low order harmonics and to maintain the fundamental component at the desired value. The optimized values of Switching Angles using equation (3.11) are α<sub>1</sub>=7.84°, α<sub>2</sub>=19.36°, α<sub>3</sub>=29.63°, α<sub>4</sub>=47.65°, and α<sub>5</sub>=63.19° shown in Figure 3.9.

$$OF_4 = 100 * \left(\frac{V_{1(ref)} - V_1}{V_{1(ref)}}\right)^4 + \sum_{i=5,7,11,15,17} \frac{1}{h} \left(50 * \frac{V_i}{V_1}\right)$$
(3.11)



Figure 3.9 Optimized values of Switching Angles using Objective Function 4

These switching angles are then used to simulate the Single-Phase Elevenlevel CHB Inverter model, and the FFT analysis of output voltage waveform is presented in Figure 3.10.



Figure 3.10 a) Output Voltage obtained from Objective Function 4



Figure 3.10 b) FFT Analysis of Output Voltage obtained from Objective Function 4

#### **3.5. PROBLEM FORMULATION**

Finally, the analysis of above objective functions has given the idea that it is important to control the fundamental voltage component as well as harmonics. But, considering limited number of harmonics like in SHE, using equations equal to number of switching angles doesn't promise desired results. Keeping all the aspects in above stated objective functions in view, a modified objective function has been framed with the following concerns:

- Equation 3.8 indicates that THD is better when voltage distortion factors upto  $49^{\text{th}}$  harmonic  $\sum_{i=3,5,7,\dots}^{49} \left( \frac{V_i}{V_1(ref)} \right)^{\cdot}$  are considered.
- Now, equally important is to keep the fundamental component of voltage at reference value, such conditions are framed as least squares problem. Equation 3.11 has used the similar component; the voltage deviation should be minimum. Thus, considering fundamental voltage deviation as least square problem  $\left(1 \frac{V_1}{V_1(ref)}\right)^2$  helps to get the better results.
- The least fourth powers method allows fitting a geometric figure to a set of points in such a way, that the maximal value of displacement between the fitted figure and the points is smaller than in the least squares method. This property can be very useful in some engineering tasks,
- Thus, combining the two perspectives together, the optimization function as a weighted sum of two functions with one using least fourth powers and other using least square powers, can be framed as:

$$OF_5 = W_1 * \left(1 - \frac{V_1}{V_{1(ref)}}\right)^4 + W_2 * \sum_{i=3,5,7,\dots}^{49} \left(\frac{V_i}{V_{1(ref)}}\right)^2$$
(3.12a)

In weighted sum method, each objective is given a weight to differentiate their relative importance during the aggregation of the overall objective function. The weights  $W_1$  and  $W_2$  are such that their sum is unity. To determine the optimum weights  $W_1$  and  $W_2$ , the two functions are calculated for different combinations of weights, represented in Figure 3.11. That set of weights is chosen where the value of objective function, as sum of two functions, is found to be minimum. Therefore, equation 3.12a can be rewritten as

$$OF_{5} = 0.1 * \left(1 - \frac{V_{1}}{V_{1(ref)}}\right)^{4} + 0.9 * \left(\sum_{i=3,5,7,\dots}^{49} \frac{V_{i}}{V_{1(ref)}}\right)^{2}$$
(3.12b)



Figure 3.11 Geometrical Representation of two functions

The optimized values of Switching Angles using equation (3.12) for the Single-Phase Eleven-level CHB Inverter are  $\alpha_1$ =5.52°,  $\alpha_2$ =16.91°,  $\alpha_3$ =29.13°,  $\alpha_4$ =42.39°, and  $\alpha_5$ =61.21°. The graph of obtaining these values with iterations is shown in Figure 3.12. These values are then used to simulate the Single-Phase Eleven-level CHB Inverter model, and the FFT analysis of output voltage waveform is presented in Figure 3.13.



Figure 3.12 Optimized values of Switching Angles using Objective Function 5



Figure 3.13 a) Output Voltage obtained from Objective Function 5



Figure 3.13 b) FFT Analysis of Output Voltage obtained from Objective Function 5

The comparison of values of switching angles optimized using objective functions and respective THD obtained from the simulation results has been shown in Table 3.1. Furthermore, detailed harmonic analysis is presented in Table 3.2. It is very much clear from the tabulated results that the suggested objective function gives best results.

| Objective<br>Function | a <sub>1</sub><br>(degree) | a2<br>(degree) | a3<br>(degree) | α <sub>4</sub><br>(degree) | a <sub>5</sub><br>(degree) | Phase<br>THD<br>(%) |  |
|-----------------------|----------------------------|----------------|----------------|----------------------------|----------------------------|---------------------|--|
| OF <sub>1</sub>       | 5.48                       | 16.83          | 28.98          | 40.13                      | 65.71                      | 7.84                |  |
| OF <sub>2</sub>       | 1.81                       | 4.78           | 8.44           | 11.42                      | 15.27                      | 33.81               |  |
| OF <sub>3</sub>       | 5.51                       | 21.87          | 42.73          | 49.05                      | 52.14                      | 15.60               |  |
| OF <sub>4</sub>       | 7.84                       | 19.36          | 29.63          | 47.65                      | 63.19                      | 7.97                |  |
| OF <sub>5</sub>       | 5.52                       | 16.91          | 29.13          | 42.39                      | 61.21                      | 6.93                |  |

 Table 3.1 Comparison of Switching Angles Using Different Objective Functions and Respective THD

Table 3.2 Detailed Harmonic Analysis of Different Objective Functions

| Parameters    | OF <sub>1</sub> | OF <sub>2</sub> | OF <sub>3</sub> | OF <sub>4</sub> | OF <sub>5</sub> |
|---------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| THD (%)       | 7.83            | 33.81           | 15.60           | 7.97            | 6.93            |
| 3th Harmonic  | 1.56            | 29.78           | 8.55            | 2.39            | 0.22            |
| 5th Harmonic  | 0.48            | 14.00           | 4.65            | 0.12            | 0.28            |
| 7th Harmonic  | 2.26            | 6.51            | 8.37            | 0.16            | 0.78            |
| 9th Harmonic  | 0.17            | 2.26            | 1.27            | 3.36            | 1.15            |
| 11th Harmonic | 3.17            | 0.14            | 5.14            | 0.08            | 1.42            |
| 13th Harmonic | 2.52            | 1.30            | 0.78            | 0.13            | 0.77            |
| 15th Harmonic | 0.94            | 1.62            | 4.45            | 0.80            | 1.37            |
| 17th Harmonic | 1.23            | 1.41            | 0.71            | 0.85            | 1.71            |
| 19th Harmonic | 1.08            | 0.94            | 1.07            | 3.16            | 0.76            |

Further study is done to extend the operating range of multilevel inverter and different values of modulation index are considered. The optimal values of switching angles are obtained using proposed objective function with different values of modulation index are shown in Figure 3.14. Also THD obtained in FFT analysis using switching angles at different values of modulation index are summarized in Table 3.3.

Observations conclude that the inverter can be efficiently used within modulation index range from 0.7 to 1.0 with the same value of switching angles.



Figure 3.14 Switching Angles using Proposed Function at Different Values of Modulation Index

| Modulation Index (M) | Voltage THD (%) | V(rms value) (V) |
|----------------------|-----------------|------------------|
| 0.5                  | 12.65           | 112.1            |
| 0.55                 | 8.96            | 148.7            |
| 0.6                  | 8.94            | 148.7            |
| 0.65                 | 8.87            | 148.7            |
| 0.7                  | 6.98            | 181.5            |
| 0.75                 | 6.98            | 181.6            |
| 0.8                  | 6.91            | 181.6            |
| 0.85                 | 6.91            | 181.6            |
| 0.9                  | 6.99            | 181.6            |
| 0.95                 | 6.98            | 181.6            |
| 1.0                  | 6.93            | 181.7            |

Table 3.3 Comparison of THD using Switching Angles at Different Values of Modulation Index

# 3.6. CONCLUSION

Different methods of Harmonic Minimization based on THD minimization, harmonic elimination and Selective Harmonic Elimination (SHE) based methods previously proposed in literature are discussed. Their benefits and shortcomings have been addressed after analyzing the various objective functions proposed in previous research papers. Then finally, an improved form of objective function is framed and compared with previously proposed objective function on the basis of output voltage and the harmonic content present in output waveform of multilevel inverter.

But, framing a problem alone doesn't promise the solution. The comparison or modification alone may not help to reach to the optimized values of switching angles; it requires an efficient method of optimization of modified SHE function. So, the next important step is choosing an optimization algorithm. Classical Optimization Techniques like Linear programming, Mixed integer programming, Nonlinear programming, and Constraint programming, etc, require an ample amount of time and are mostly inefficient. They have limited scope in practical applications. So, advanced optimization algorithms are discussed in the next chapter.

# **CHAPTER IV**

# COMPARATIVE ANALYSIS OF VARIOUS OPTIMIZATION ALGORITHMS FOR HARMONIC MINIMIZATION

# 4.1. NEED OF OPTIMIZATION

Framing an objective function or optimization problem doesn't always guarantee the best solution. However, it will take you to the half way towards your goal. So, these days, optimization algorithms are being adopted to unravel the problem, in almost every field of engineering. The classical optimization techniques like Newton-Raphson, Walsh functions, and Block-pulse functions are some of the direct or gradient search techniques which require an ample amount of time, and thus inefficient for realizing true value of non-homogeneous differential problems. Linear programming, Mixed integer programming, Nonlinear programming, and Constraint programming are based on the mathematical methods and are all numerical optimization methods.

Over the years, several advanced optimization techniques have been introduced by the various researchers like Genetic Algorithm(1960), Simulated Annealing(1983), Particle Swarm Optimization(1995), and many more. But, an engineer generally chooses to explore the firstly proposed most complicated algorithm (i.e. Genetic Algorithm) to reach to the solution without much trouble. On the contrary, a number of design parameters are associated with GA, and it is very important to choose the values of these parameters carefully, in order to achieve best results. Moreover, it performs many operations like crossover, mutation, etc. in every iteration and hence takes more time for optimization. It means this commonly known algorithm can be computationally more expensive and one of the longest technique. Therefore, choosing the appropriate optimization search algorithm is equally important as framing a well-defined problem.

So, basically there are two main difficulties that an engineer faces in the process of optimization. The selection of an optimization algorithm and its design parameters is the first barrier and afterwards; to meet the need of generalization for large-scale studies is another parameter of concern. The process of selection of algorithm/design

parameters is done by the use of hit and trial method or case studies. The time required in selection or tuning of algorithm parameters also adds to the setup cost. So, some algorithms may not be efficient when extended for higher-order optimizations. With the advancement of technology, different nature-inspired algorithms have also been suggested, with every algorithm having its own benefits and limitations. Also, every optimization problem is different depending on the nature of design variables, type of constraints, type of search space, and nature of the equations involved. So, it is essential to make the choice of algorithm according to the type of optimization problem.

### 4.2. CLASSICAL OPTIMIZATION METHODS

The Classical Optimization methods are advantageous for optimization of single variable functions, multivariable functions with no constraints, and multivariable functions with both equality and inequality constraints. These methods are analytical and based on the principles of differential calculus. They have led to the development of some numerical methods that have evolved into advanced techniques more suitable to today's practical problems. So, classical optimization techniques that are incorporated in electric engineering problems can be broadly categorized as:

- i) Direct Search methods
- ii) Gradient Search methods
- iii) Numerical Methods

#### 4.2.1. Direct Search Methods

Direct Search technique can be defined as a continuous act of searching for a set of possible solutions around current solution with fitness value better than current value, till an optimal criterion is met. They are commonly termed as unconstrained optimization methods that do not rely on the use of derivatives. These methods can be used for non-differentiable or even discontinuous functions. Some of the common direct search methods are random search method, golden-section search or Interval halving method, Exhaustive search method, Bounding phase method, Region-elimination method, and Quadratic interpolation method.

Random search repeatedly generates a set of points of independent variables and calculates the value of function at every point to find the best solution. With adequate number of points, optimal solution can be obtained for multi-dimensional problem. Interval halving method or golden-section search begins with lower and upper bound values as two initial points. A new point is selected within this interval according to the golden ratio and the interval (upper or lower bound) is updated according to the function value at that point. This method can be used for one-dimensional problems only. But these methods do not ensure the global optimum solution. Interpolation methods (Quadratic or Cubic Interpolation) provide a better way to find global optimum rather than local optimum solution. In this technique, the function's critical value is bracketed, and quadratic/cubic polynomial is fitted to the arc which interpolates the function at some points in the interval. It keep determining new intervals, where the minimum of polynomial exists, and forgets the information about already evaluated points, which is the main drawback of this method.

#### 4.2.2. Gradient Search Methods

Gradient-based methods, also termed as stochastic approximation methods, are one of the oldest methods for solving an optimization problem. They make use of gradient of the objective function to find the optimal solution, and thus, are applicable to the functions which are continuous and differentiable in nature, limiting the scope in practical applications. At every step, the value of decision variable is adjusted so as to obtain reduced value of objective function. As the methods involve change in decision variable in proportion to the change in value of objective function, these methods tend to get stuck in local maxima or minima. However, these methods works better with functions having one clear optimum solution.

Some of the common Gradient Search methods are Steepest Descent Method, Conjugate Gradient method, Newton method, Modified Newton method, Quasi-Newton method, Newton-Raphson method, Bisection method, Secant method and Cubic search method. The steepest descent method utilizes the gradient vector at each point as the search direction. Newton's method uses a second-order Taylor series expansion of the function about the current design point, i.e. a quadratic model. The se methods are slow methods and may take an infinite number of iterations to converge to a global optimum solution. They can work for any number of dimensions, even in infinite-dimensional ones.

#### 4.2.3. Numerical Methods of Optimization

Various optimization methods have been evolved using the theories of numerical methods like Linear Programming methods, Nonlinear Programming methods, Mixed Integer Programming methods, and Constraint Programming methods. Linear Programming methods are useful for a wide range of problems if objective function and constraints are linear functions of design variables. They include Simplex method, Revised Simplex method, and Interior Point techniques. Nonlinear programming methods are used for optimization of nonlinear objective function having linear or nonlinear constraints. Commonly known NLP methods are Sequential Quadratic Programming method, Projected Augmented Lagrangian method, Successive Linear Programming method and Interior Point method. Here, Sequential quadratic programming is a method of optimization used for nonlinear constrained problems. Generalized Reduced Gradient method deals with linearizing the non-linear objective and constraints using Taylor expansion.

# 4.2.4. Limitations of Classical Optimization Methods

Conventional or Classical Methods of Optimization are generally random search techniques or techniques based on well-established theories of calculus. They perform satisfactorily for the particular problems they are meant to optimize. But there are certain restrictions to these methods due to algorithm complexity, long execution time, danger of convergence and possibility of getting trapped in local optima. Another biggest problem with classical methods is that they need complete information of the objective function. Direct Search methods are comparatively easy to implement and attractive as they do not require solving for gradient information. On the contrary, Gradient Search methods completely rely on the gradient of function. Also, their convergence to an optimal solution depends on the chosen optimal solution. For example, the steepest descent method starts its search from a single point and reaches an optimal solution, which may or may not be global optimum.

The real optimization problems involve many complexities like mismatched objectives, nature of variables (continuous, discrete, or mixed), types of constraints/irregularities, type of search space, etc. Solution to such problems may not be achieved using these conventional methods of optimization. Researchers have explored and introduced various advanced optimization methods which can provide a more sophisticated way of search because they use the information gathered at previously solved points.

#### 4.3. ADVANCED OPTIMIZATION METHODS

In the real world, almost every engineering problem directly or indirectly depends on the solution of an optimization problem. Such problems generally have certain conflicting objectives and constraints which makes it difficult to be solved by classical optimization methods. Increased complexity of real-world engineering problems has led to a greater need and application of advanced programming techniques. So, advanced techniques of soft computing are employed to investigate a better optimal solution with a high probability of convergence.

The word 'Heuristic' means to discover or learn something. Heuristic methods facilitate to discover an approximate solution for complex optimization problems. These methods are best suited when classic methods are too slow, or fail to find any exact solution. It is based on making tradeoffs between different factors like optimality, completeness, accuracy, or precision for speed, in order to achieve desirable outcomes. Numerous heuristic methods including evolutionary computation, simulated annealing, particle swarm and many more have been evolved to solve various types of optimization problems.

Soft computing techniques, in contrast to traditional techniques, deal with approximate models of complex real-life problems. Soft computing utilizes chaotic, but flexible neural models of computing. As no single method can compute like people, soft computing uses combination of different methods like Fuzzy Logic, Evolutionary Computation, Machine Learning, and Probabilistic Reasoning.

Researchers have observed that firstly, generating a population (set of initial solutions) and afterwards, updating it iteratively will increase the possibility of converging on best optimal solution. Evolutionary Computation methods refer to a

family of population based nature inspired algorithms developed for global optimization. Figure 4.1 illustrates various advanced optimization techniques or evolutionary computation techniques under Soft Computing methods.



Figure 4.1 Hierarchy of Soft Computing Techniques

#### 4.3.1. Evolutionary Algorithms (EAs)

Evolutionary Algorithms are robust in nature and enables to find the solution of large scale problems having multiple local optima. In evolutionary algorithms, initial population gradually evolves to yield highly optimum solution, by means of mechanisms inspired by biological evolution, such as reproduction, mutation, crossover, and selection. The process of evolution takes place after repeated application of these mechanisms, which means high computation times, and thus they have poor convergence. As they utilize stochastic search mechanism and thus can avoid premature entrapment in local optima. Therefore, EAs have been recognized as important mathematical tools for solving continuous and multi-objective optimization problems. However, evolutionary algorithms are extremely slow. Genetic algorithms and evolutionary programming are the two most widely used evolutionary algorithms.

#### Genetic Algorithm

Genetic Algorithm is a local search technique well suited for determining approximate solutions to optimization and search problems. Genetic algorithms are a particular class of evolutionary algorithms that use techniques inspired by evolutionary biology such as inheritance, mutation, crossover (also called recombination), and selection. John Holland introduced genetic algorithms in 1960 based on the concept of Darwin's Theory of Evolution; afterwards, his student David E. Goldberg extended GA in 1989. The algorithm proceeds with a population of randomly generated individuals refer to as solutions and then progressively improve it by the application of the mutation, crossover, inversion and selection operators. Genetic algorithms are difficult to set up because the user must choose how to represent and encode elements of a solution in the initial population. Additionally, they are difficult to fine tune because they may require modifying the set of decision variables, finding alternate solution encodings, and changing crossover and mutation implementations. Thus, achieving an optimal solution using GA requires expensive evaluations.

#### Differential Evolution

Differential Evolution is a stochastic, population-based optimization algorithm, introduced by Storn and Price in 1996, for solving nonlinear optimization problems. The algorithm initializes randomly generated solutions as population and performs mutation, recombination, replacement and evaluation to obtain desired quality of solution. The new solution is selected on the basis of best fitness. The algorithm doesn't guarantee to find global minima of an optimization problem.

#### **4.3.2.** Swarm Intelligence Based Algorithms

Swarm Intelligence Algorithms are inspired by the 'collective intelligence' of biological systems. Collective Intelligence emerges when a large number of homogeneous agents present in the environment interact locally with one another and environment. Although there is no centralized control specifying how these agents should behave in the environment. The information is either stored throughout the

participating homogeneous agents, or transferred in the environment itself. Examples of swarm intelligence in natural systems include ant colonies, bird flocking, hawks hunting, animal herding, bacterial growth, fish schooling and microbial intelligence. Like evolutionary algorithms, swarm intelligence algorithms are considered as adaptive techniques and are typically applied to search and optimization domains.

# Ant Colony Optimization (ACO)

This is a probabilistic method inspired by the behaviour of ants. ACO is introduced by Dorigo and found useful in problems that deal with finding better paths through graphs. In this algorithm, a population of initial solutions (artificial ants) is allowed to change their position by moving through a parameter space representing all possible solutions in search of better solution (food). Each solution keeps track of its previous position, like ants lay a pheromone trail. The solutions do not keep moving to a random solution if one of the solutions has achieved the global optimum (minimum fitness), instead they follow the best solution, like ants track the trail laid by earlier ants. However, the pheromone trail tends to evaporate over time, thus reducing its attractive strength. This feature helps to avoid the convergence to a locally optimal solution. If there were no evaporation, the best position of initial solution (shortest path where an ant from the colony locates food) is likely to be followed by all other solutions. Thereby, exploration of the parameter space would be limited. The ant colony algorithm can run continuously and adapt to changes in real time. So these algorithms are useful for achieving the near-optimal solutions to problems similar to traveling salesman problem, like optimization problems in the areas of network routing and urban transportation systems.

#### Particle Swarm Optimization

Particle Swarm Optimization, proposed by Dr. Eberhart and Dr. Kennedy in 1995, is inspired by the social behavior of bird flocking or fish schooling. PSO is a very popular algorithm amongst the class of numerical and qualitative problems. This algorithm employs a population of randomly generated particles (which are basically potential solution to the optimization problem) that moves stochastically in the search space. These particles are evaluated at each time step, so that particles with weak fitness are accelerated towards the better fitness attained by other particles. Each particle keeps track of its Personal Best Solution known as P<sub>best</sub> and Global Best

Solution, known as  $G_{best}$  and modifies its position accordingly. This algorithm has proven to be fast and effective for a diverse set of optimization problem and can be easily implemented in most programming languages.

#### Artificial Bee Colony Algorithm

Artificial bee colony algorithm, commonly known as ABC algorithm, was introduced by Karaboga in 2005, taking motivation from the foraging behaviour of honey bees. The ABC algorithm has three phases: employed bee, onlooker bee and scout bee. In the first two phases, exploitation, i.e. search locally in the neighborhood for best possible solutions, takes place. The exploitation is based on deterministic selection in employed bee phase, and probabilistic selection in onlooker bee phase. The last phase or the scout bee phase deals with exploration, I.e. abandons the weak solutions (like abandoning exhausted food sources in the foraging process) and explore new solutions from the search space. When the parameters of ABC algorithm are perfectly tuned, it presents a well-balanced exploration and exploitation ability.

#### Bat Algorithm

Bat Algorithm is also a swarm-intelligence-based algorithm, inspired by the echolocation behavior of microbats. It uses a frequency-tuning and spontaneous balance of exploration and exploitation by adjusting loudness and pulse emission rates.

#### 4.3.3. Metaheuristic Based Methods

Heuristic-based methods are very robust and tend to optimize in relatively much less time than other traditional methods. These methods maintain a balance between exploration and exploitation. The exploitation capabilities not only help in identification of local minima, but also increase the probability of discovering global optima. However, discovery of global optimum solution requires fine tuning of algorithm parameters. These classes of algorithms are not mutually exclusive and many algorithms combine ideas from different classes, commonly termed as hybrid algorithms. So, many a times, a heuristic method is combined with some traditional method such as statistical analysis, or two different heuristics are combined to yield better performance than the individual algorithms. It is done with the intention to improve or enhance overall search efficiency. Though, the process takes more time as parameters which require fine tuning increase in number.

Metaheuristic is a higher-level problem independent framework that provides a set of guidelines or strategies to find sufficiently good solution to an optimization problem, especially with incomplete or imperfect information or limited computation capacity. In practice many researchers and practitioners use the terms heuristics and metaheuristics interchangeably. Compared to other algorithms and iterative methods, a metaheuristic method does not always guarantee a global optimal solution, but near global optimum solution. These methods implement some stochastic optimization technique on a set of randomly generated variables and search over a large set of feasible solutions to find good solutions with less computational effort. Various algorithms based on metaheuristic approach are Simulated Annealing, Ant Colony Optimization, Particle Swarm Optimization, Tabu Search, Harmony Search, Firefly Algorithm, Cuckoo Search and many more.

#### Simulated Annealing

Simulated annealing is based on the physical process of annealing, i.e. cooling down of metal from molten state to solid state, by lowering its energy/temperature. This is similar to the phenomenon of dropping some bouncing balls on the ground, and they keep losing their energy and settles at some local minima and finally lowest position, known as global minima. SA uses acceptance probability which decides whether or not objective function has reach its global minima. The algorithm has an impressive feature of avoid getting trapped at local optima and thus can be used to find solution for problems with nonlinearity, boundary conditions, and constraints.

#### Tabu Search

Tabu Search, developed by Fred Glover in the 1970s, is one of the most successful and widely used metaheuristic based algorithm. The principle of this algorithm is basically a gradient descent search method that uses memory and search history to optimize a problem. The memory used in Tabu Search stores search history in form of tabu list, which saves a significant amount of computational time. Length of list and area around the list are termed as critical design parameters. Further, Aspiration and Diversification allows the solution to converge. The algorithm is useful for hillclimbing problems.

### Harmony Search

Harmony search, proposed by Geem in 2001, is a relatively new heuristic optimization algorithm inspired by spontaneous act of music improvisation. Basically, it is a metaheuristic way to cope with numerous challenging tasks during the past decade. The act of transforming the beauty and harmony of music into an optimization procedure through search for a perfect harmony is named as Harmony Search Optimization. The process of optimization is however similar to Genetic Algorithm. Where on the one hand, the generation of offspring in GA is done using only single mutation or two crossovers of existing chromosomes, the modification of any arrangement in HS algorithm is done using all the existing members of Harmony Search memory.

# Firefly Algorithm

The Firefly Algorithm (FA) was proposed by Xin-She Yang (Yang 2008) and is based on the unique flashing pattern of fireflies. It belongs to the class of nature inspired, swarm intelligent and metaheuristic algorithm. The algorithm is extremely effective for multi objective optimization, as it uses real random numbers and based on the global communication among the set of particles (fireflies). The underlying principle of this method is that fireflies are attracted to other flies, with intensity proportional to brightness/flash of other firefly. The light or attractiveness decreases with increasing distance between two fireflies. The fitness value of an objective function determines the brightness. The major advantage of Firefly Algorithms is that their speed of convergence is very high. In spite of the high speed, it has a few disadvantages of being trapped in local optimum and slow convergence in the global searching.

# 4.3.4. Hybrid Algorithms

Hybrid Algorithms are developed by combining two or more algorithms to improve or enhance overall search efficiency. Researchers frequently try to apply hit and trial method to combine the advantages of two particular algorithms to develop new algorithm with an intention to improve search efficiency. Whereas, practically whether a hybrid can really achieve better performance is a matter of concern. So, it becomes necessary to consider time and space related issues a priori before combining two algorithms.

Often GA is used to create the random initial population with any other search algorithm. Various combinations have been tried, however the results came out to be nearly similar but the computations required and thus the time taken is increased. Thus, hybridization of two algorithms is not considered in this work.

# 4.4. PERFORMANCE OF ALGORITHM

The selection of best algorithm depends upon its performance, which can be obtained in terms of efficiency, reliability, and quality of solution, displayed in Figure 4.2.



Figure 4.2 Performance of Algorithm

# 4.4.1. Algorithm Efficiency

In common language, efficiency means the ability to produce desired output with minimum efforts. In context with optimization, it can be defined as the minimum computational effort required achieving best optimal results. So, efficiency can be measured in terms of total number of iterations required to obtain optimal solution, computational time, or memory usage. An algorithm has to perform a certain number of evaluations in every iteration and more number of iterations means more evaluations and thus, more computational time. Therefore, these parameters are required to be maintained under minimum limits.

#### 4.4.2. Reliability and Robustness

Some algorithms have a tendency of getting trapped at local optimum rather than global optimum. In that case, multiple executions of same algorithm are performed and the best case is selected. Reliability is the degree of consistency or the extent to which an algorithm can produce same results in repeated trials. Success Rate (i.e. ratio of the number of times an algorithm has successfully solved a problem to the maximum number of executions) is the most common parameter to measure reliability. Mean and Variance can also be considered according to the precision requirements of a problem. Further, an algorithm must be capable of optimizing a problem under all conditions like different initial conditions, higher dimensions, etc. Robustness is the ability of an algorithm to withstand different circumstances. Selecting the initial population for a search procedure is known as exploration of an algorithm and plays an important role in optimization. As initial population decides the search path, so it may change the result of a search procedure. Also, the number of variables in a problem can be increased for a higher order problem, so the algorithm should be able to achieve the optimum results for increased dimension of problem.

# 4.4.3. Quality of Solution

The quality of the solution produced by the algorithm is also an important parameter of concern while comparing different algorithms. The criterion of termination for an algorithm is generally some tolerance value or accuracy required. But if the algorithm fails to reach desired accuracy then it should have an alternate criterion for termination like maximum iterations. If an algorithm terminates without achieving desired accuracy of solution, then the quality of solution is definitely not good. Further, the time taken by the algorithm to reach desired accuracy also measures the quality of algorithm.

# 4.5. SELECTION OF OPTIMIZATION ALGORITHM FOR MINIMIZATION OF HARMONICS

Over the years, several advanced optimization techniques have been introduced by the various researchers like Genetic Algorithm(1960), Simulated Annealing(1983), Particle Swarm Optimization(1995), and many more. Regardless of the available

broad range of optimization methods, the selection of appropriate method will lead to realization of the true value of optimization problem (deciding switching instants for cascaded MLIs. The knowledge of certain factors like type of problem (single objective/multi-objective), nature of the equations involved, type of constraints, nature and range of design variables, and type of design space can narrow the exhaustive list of optimization techniques. Furthermore, selecting an optimization algorithm and then tuning its parameters is normally a hit and trial process and thus consumes time. Also, some algorithms take several hours to reach best solution, and thus not efficient enough to be used for large-scale optimization studies.

| Year | Algorithm                            | Proposed By                             |
|------|--------------------------------------|-----------------------------------------|
| 1960 | Genetic Algorithm                    | (John Holland)                          |
| 1983 | Simulated Annealing                  | (Kirkpatrick, Gelatt and Vecchi)        |
| 1992 | Ant Colony Optimization              | (Dorigo)                                |
| 1992 | Real Coded Genetic Algorithm         | (Michalewicz)                           |
| 1995 | Particle Swarming Optimization       | (Eberhart and Kennedy)                  |
| 1997 | Differential Evolution Algorithm     | (Storn and Price)                       |
| 2001 | Harmony Search Algorithm             | (Geem, Kim and Loganathan)              |
| 2002 | Fish-swarm Algorithm                 | (Li, Shao and Qian)                     |
| 2005 | Bee Colony Optimization              | (Teodorovic and Dell'Orco)              |
| 2006 | Shuffled Frog Leaping Algorithm      | (Eusuff, Lansey and Pasha)              |
| 2007 | Artificial Bee Colony                | (Karaboga and Basturk)                  |
| 2007 | Bacterial Swarming Algorithm         | (Tang, Wu and Saunders)                 |
| 2009 | Cuckoo Search Algorithm              | (X. Yang and Suash Deb)                 |
| 2009 | Firefly Algorithm                    | (Yang)                                  |
| 2009 | Gravitational Search Algorithm       | (Rashedi, Nezamabadi-pour and Saryazdi) |
| 2010 | BAT Algorithm                        | (Yang)                                  |
| 2011 | Teaching Learning Based Optimization | (R.V. Rao)                              |
| 2014 | Grey Wolf Optimization               | (Mirjalili and Lewis)                   |
| 2014 | Hyper-spherical search algorithm     | (Karami, Sanjari and Gharehpetian)      |
| 2016 | Whale Optimization Algorithm         | (Mirjalili and Lewis)                   |

Table 4.1 Introduction of Various Algorithms with Proposed Year

While designing the control of multilevel inverters, it is required to optimize the switching instants at which the power cells of MLI are fired with the intention of having minimum harmonics in the output voltage waveform of MLI. A clear knowledge of optimization problem and a decent background of optimization techniques will assist in the selection of proper optimization technique. Keeping in mind the minimization function for harmonic elimination, the shortlisted algorithms that can resolve the problem better are:

- 1. Simulated Annealing
- 2. Particle Swarm Optimization
- 3. Gravitational Search
- 4. Harmony Search
- 5. Teaching Learning Based Optimization
- 6. Cuckoo Search

# 4.5.1. Simulated Annealing (SA)

Annealing refers to a way in which metal slowly cool from molten state to solid state. Simulated annealing (SA) is a probabilistic based search technique, based on the concept of lowering of temperature to reach a lowest energy state. SA was developed in 1983 [127] for finding an approximate global optimum in presence of large number of precise local optimum. The process of optimization begins with randomly generated solution (current state) having high energy (temperature) and higher probability of acceptance of new solutions moving in a wide region of the search space, to reach a new solution (new state with lower energy). Selection of new points with lower energy prevents the algorithm from being trapped in local minima. Acceptance Probability depends upon the temperature which controls the evolution of state (selecting a new state from current state). SA controls the rate of cooling of the temperature, by which it reaches the global optimum. The major advantage of Simulated Annealing over other methods is its ability to avoid becoming trapped in local minima, though this process generally takes longer time.

The algorithm is explained below:

| Initialize the parameters of algorithm: Maximum iterations           |  |  |  |  |  |  |  |  |
|----------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| (itermax), Maximum Temp (very high) and Coolest Temperature.         |  |  |  |  |  |  |  |  |
| Generate a random initial solution by considering the upper and      |  |  |  |  |  |  |  |  |
| lower limits and current temperature as maximum temperature.         |  |  |  |  |  |  |  |  |
| Evaluate the fitness value 'Fi' at each position.                    |  |  |  |  |  |  |  |  |
| Generate a random new solution, and calculate its fitness 'Fj'.      |  |  |  |  |  |  |  |  |
| Find the change in score, and depending on that accept or reject the |  |  |  |  |  |  |  |  |
| new solution. The probability of acceptance depends on the current   |  |  |  |  |  |  |  |  |
| temperature.                                                         |  |  |  |  |  |  |  |  |
| Update current temperature by lowering it towards coolest            |  |  |  |  |  |  |  |  |
| temperature.                                                         |  |  |  |  |  |  |  |  |
| Repeat the iterations till current temperature equals coolest        |  |  |  |  |  |  |  |  |
| temperature or best solution is achieved.                            |  |  |  |  |  |  |  |  |
|                                                                      |  |  |  |  |  |  |  |  |

#### 4.5.2. Particle Swarm Optimization (PSO)

Particle Swarm Optimization, introduced by Russell Eberhart and James Kennedy in 1995, is a computational method that optimizes a problem iteratively. PSO is inspired by the social behavior of bird flocking in search of food, and applied successfully to a wide variety of search and optimization problems. The algorithm utilizes a population of randomly generated particles (possible solution) that moves stochastically in the search space according to simple mathematical formulae. As optimization is achieved through searching and subsequent updating particles for next generation, each particle keeps track of its movement ( $P_{best}$ ), which moves toward the other optimum solutions in the search-space, and updated as better solutions ( $G_{best}$ ). The basic idea of PSO algorithm is to modify the velocity of each particle towards its ' $P_{best}$ ' and ' $G_{best}$ ' points at every time step. In contrast to GA, PSO doesn't use any evolution operators like crossover and mutation. Though, it suffers from partial optimism, which causes the less exact at the regulation of its speed and the direction.

The algorithm is widely used for its easy implementation and few particles are required to be tuned. The PSO algorithm is implemented using the following steps:

- Step 1. Initialize the parameters of algorithm: Population Size (n), Maximum iterations (itermax), Inertia Weight, and Acceleration Factors.
- Step 2. Generate the initial population of randomly generated particles ( $x_i$  for i=1, 2, 3, ..., n) by considering the upper and lower limits.
- Step 3. Initialize the velocity, personal best ' $P_{best}$ ', global best ' $G_{best}$ ' and iteration count.
- Step 4. Evaluate the fitness value ' $F_i$ ' at each position.
- Step 5. Update the velocities based on the  $P_{best}$ ,  $G_{best}$  position for each particle.
- Step 6. Update the particle position using the equation.
- Step 7. Check for any violation of constraints and repeat the iterations till'G<sub>best</sub>' best solution is achieved.

#### 4.5.3. Gravitational Search (GS)

Gravitational Search [128], proposed by Rashedi, is a stochastic search algorithm based on the law of gravity and mass interactions. In this algorithm, possible solutions of the problem are referred to as objects, characterized by position, inertial mass, active gravitational mass, and passive gravitational mass. The position of each object represents a solution, and inertial and gravitational masses are determined by a fitness function. GSA is a memory-less algorithm. All these objects interact with each other according to the force of gravity and the laws of motion. Based on the Newtonian force, the objects with heavier mass (represented as good solutions) move more slowly than the objects with lighter mass (represented as bad solutions), this represents the exploitation of the algorithm. At each step, the object changes its position, according to the values of fitness function, velocity and acceleration. Updating these parameters requires too many computations with every iteration as compared to other evolutionary algorithms, which is the major drawback of this algorithm. Thus, it is obvious that GSA takes more computational time.

The steps of GSA are outlined as follows:

| Step 1. | Initialize the parameters of algorithm: Population Size (n),                                         |  |  |  |  |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|         | Gravitational Constant (G), Maximum iterations (itermax), and                                        |  |  |  |  |  |  |  |  |
|         | Accuracy.                                                                                            |  |  |  |  |  |  |  |  |
| Step 2. | Generate the initial population of randomly generated objects ( $x_{\mathrm{i}}$                     |  |  |  |  |  |  |  |  |
|         | for $i=1, 2, 3,, n$ ) by considering the upper and lower limits.                                     |  |  |  |  |  |  |  |  |
| Step 3. | Evaluate the fitness value 'F <sub>i</sub> ' of each object.                                         |  |  |  |  |  |  |  |  |
| Step 4. | Update the values of gravitational constant G, good solution                                         |  |  |  |  |  |  |  |  |
|         | (object with heavier mass), bad solution (object with lighter mass),                                 |  |  |  |  |  |  |  |  |
|         | and inertia mass of each iteration. The active gravitational mass                                    |  |  |  |  |  |  |  |  |
|         | $M_{\text{a}},$ passive gravitational mass $M_{\text{p}},$ and inertial mass of mass $M_{\text{i}},$ |  |  |  |  |  |  |  |  |
|         | are computed using fitness evaluation.                                                               |  |  |  |  |  |  |  |  |
| Step 5. | Compute Total Force (Force <sub>i</sub> ) on $i^{th}$ object due to all other objects.               |  |  |  |  |  |  |  |  |
| Step 6. | Update the position of each object.                                                                  |  |  |  |  |  |  |  |  |
| Step 7. | Update the particle position using the equation.                                                     |  |  |  |  |  |  |  |  |
| Step 8. | Check for any violation of constraints and repeat the iterations till                                |  |  |  |  |  |  |  |  |
|         | iter= itermax or best solution is found.                                                             |  |  |  |  |  |  |  |  |

#### 4.5.4. Harmony Search (HS)

Harmony Search is a metaheuristic way to deal with various optimization problems. Basically, the metaheuristic approach avoids getting caught in local optimum solutions and aims at obtaining the global optimum solution. The HS method is presented by Geem in 2001, and is inspired by spontaneous act of music improvisation. It is an act of transforming the beauty and harmony of music into an optimization procedure through search for a perfect harmony, and thus named as Harmony Search Optimization. The perfect condition of concordance in music is similar to best optimal solution of a problem. HS algorithm employs a Harmonic Search Memory (HSM) of a specific size termed as Harmonic memory size (HS), and two probabilities namely, Harmonic Memory Considering Rate (HMCR) and Pitch Adjustment Rate (PAR), keeps revising the solution till ideal solution/requirement is met. Harmony Memory Considering Rate is the probability of selecting a component from the HSM. Pitching Adjust Rate is the probability of a candidate from the HSM to be mutated. The spontaneous act of result optimization in Harmony Search is analogous to Genetic Algorithm. Where on the one hand, the generation of offspring in GA is done using only single mutation or two crossovers of existing chromosomes, the modification of any arrangement in HS algorithm is done using all the existing HSM members. Thus, it has strong ability of exploring the regions of solution space in a reasonable time. However, it has lower exploitation ability in later period.

The Harmony Search Algorithm is given by the steps below:

- Step 1. Initialize the parameters of algorithm: Population Size (n), Maximum iterations (itermax), Harmony memory size (HS), Harmony Memory Considering Rate (HMCR), Pitch Adjustment Rate (PAR).
- Step 2. Create an initial HSM having randomly generated particles (x<sub>i</sub> for i=1, 2, 3, ..., n) by taking into the account the upper and lower limits.
- Step 3. Initialize Worst solution as the solution with maximum fitness value.
- Step 4. Start the iteration for computing switching angles.
- Step 5. Improvise new solution from HSM using HMCR and PAR.
- Step 6. Solve the fitness function and get the value of  $F(\alpha)$ .
- Step 7. If new solution is better than previous one, update HSM, else discard the solution.
- Step 8. Check for any violation of constraints and repeat the iterations till best solution is achieved.

#### 4.5.5. Teaching Learning Based Optimization (TLBO)

Inspired by process of teaching and learning in classroom, Teaching-Learning-Based Optimization is introduced as a novel metaheuristic search algorithm by Rao et al. in 2011. TLBO algorithm does not require any algorithm-specific parameters, but only common controlling parameters like population size and number of generations. Due to this fact, it has caught great attention and used extensively to optimize many scientific and engineering applications in recent years. TLBO uses two phases of teaching learning process, 'Teacher phase' and 'Learner phase'. The randomly generated solutions in entire population are considered as learners and the best solution among them is considered as the teacher. The dimension of the optimization problem is treated as the number of subjects taught to learners and their result is the fitness value. In 'Teacher Phase', the learners gain the knowledge from the teacher with same probability. And in 'Learner Phase', learning takes place through interaction amongst them.

The algorithm can be explained more clearly in the following steps:

| / | Stop 1  | Initialize the parameters of algorithm: Dopulation Size as number     |  |  |  |  |  |  |  |  |
|---|---------|-----------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|   | Step 1. | initialize the parameters of algorithm. Topulation Size as humber     |  |  |  |  |  |  |  |  |
|   |         | of students in class (n), Number of generations (G), Number of        |  |  |  |  |  |  |  |  |
|   |         | subjects offered as dimension of problem (G).                         |  |  |  |  |  |  |  |  |
|   | Step 2. | Produce a random population according to population size (n) and      |  |  |  |  |  |  |  |  |
|   |         | dimension.                                                            |  |  |  |  |  |  |  |  |
|   | Step 3. | Evaluate the average grade of each subject offered in the class, i.e. |  |  |  |  |  |  |  |  |
|   |         | fitness value.                                                        |  |  |  |  |  |  |  |  |
|   | Step 4. | Choose the best learner from the population as teacher based on       |  |  |  |  |  |  |  |  |
|   |         | the grade point (fitness value).                                      |  |  |  |  |  |  |  |  |
|   | Step 5. | Teacher Phase: Modify each learner (each dimension of                 |  |  |  |  |  |  |  |  |
|   |         | population).                                                          |  |  |  |  |  |  |  |  |
|   | Step 6. | Compute the fitness value of updated solution (population) and        |  |  |  |  |  |  |  |  |
|   |         | replace the solution, if better than the previous one.                |  |  |  |  |  |  |  |  |
|   | Step 7. | Learner Phase: Randomly select a solution from the population         |  |  |  |  |  |  |  |  |
|   |         | and update it using other solutions (learners).                       |  |  |  |  |  |  |  |  |
|   | Step 8. | Compute the fitness value and update the solution, if better than     |  |  |  |  |  |  |  |  |
|   |         | the previous one.                                                     |  |  |  |  |  |  |  |  |

# 4.5.6. Cuckoo Search (CS)

Cuckoo Search is a heuristic approach, proposed in 2009 by Xin-She Yang and Suash Deb, used for solving optimization problems in different fields of engineering. The algorithm is inspired by the behavior of cuckoo bird, also known as brood parasites, that it never builds its own nest and lays their eggs in the nests of other host birds (of different species). The eggs in a nest represent solutions, whereas egg of cuckoo bird is a new solution. Normally, each cuckoo lays one egg at a time in a randomly chosen nest. Numbers of host nests are fixed. So, each nest has one egg of cuckoo bird and rest of the eggs of the host bird. Sometimes host birds get involved in direct conflict with the intruding cuckoos. If the host bird recognizes the eggs as someone else's egg, they either throw them or move to build a new nest. The probability of cuckoo's egg being recognized is  $\rho_a$ , and is generally fixed at 25%. However, if cuckoo's egg matures, it moves to the next generations. The ability of algorithm to maintain balance between local and global random walks using switching parameter makes it suitable for global optimization problems.

The algorithm used for optimizing a problem using Cuckoo Search is given as:

| Step 1. | Initialize the parameters of algorithm: Population Size (n),                      |
|---------|-----------------------------------------------------------------------------------|
|         | Probability of cuckoo's egg being recognized ( $\rho_a$ ), Maximum                |
|         | iterations (itermax) .                                                            |
| Step 2. | Generate the initial population of randomly generated particles (xi               |
|         | for $i=1, 2, 3,, n$ ) by considering the upper and lower limits.                  |
| Step 3. | Obtain a cuckoo randomly and get its location using Lévy flights.                 |
| Step 4. | Evaluate the fitness value ' $F_i$ ' at each position and find the best           |
|         | nest corresponding to minimum fitness value (best fitness).                       |
| Step 5. | A random nest is selected among n (say j), and fitness value 'F <sub>j</sub> ' is |
|         | evaluated for x <sub>j</sub> .                                                    |
| Step 6. | Update the best fitness if $F_j < F_i$ and best nest as xj.                       |
| Step 7. | A fraction ( $\rho_a$ ) of worse nests is destroyed.                              |
| Step 8. | The process is repeated till the best solution is obtained.                       |
|         |                                                                                   |

### 4.6. COMPARATIVE STUDY

In this context, a comparison among the optimization algorithms is performed in order to select the best algorithm suitable for the objective of harmonic minimization in multilevel inverters. But the process of optimization depends on several factors such as initial population of solution, population size, dimension of search space, numbers of iterations, and tolerance. Thus, the values of these factors are considered same for all the algorithms. Now, to investigate the optimization performance, it is required to compare the algorithm efficiency, reliability, robustness and quality of solution achieved by every algorithm. The two different case studies with Five-level (two variables) and Eleven-Level (five variables) CHB Inverters are considered to check the robustness of an algorithm. The optimal switching angles are obtained by optimizing harmonic minimization function using different optimization algorithms and further performance analysis is done. Simulink models of Three-phase Five Level and Eleven Level CHB Inverter are developed in MATLAB software to investigate the performance of various optimization algorithms as applied to minimization of harmonics in Cascaded MLIs.

#### 4.6.1. Performance Comparison for Three-Phase Five Level CHB Inverter

Primarily, it is essential to choose the common parameters for all the algorithms. So, maximum iterations, population size, search space, tolerance and number of executions (runs) are same for each algorithm with randomized starting points. The effectiveness or efficiency of an algorithm can be compared on the basis of fitness value achieved, computational time and minimum iterations required for optimization. Table 4.2 compares the efficiency of various optimization algorithms executed for 100 iterations.

| Algorithm | Optimized<br>Switching Angles |            | Number of | Fitness Value | Computational |  |
|-----------|-------------------------------|------------|-----------|---------------|---------------|--|
|           | α1                            | $\alpha_2$ | nerations |               | 1 mic (5)     |  |
| GS        | 5.35                          | 21.93      | 100       | 0.25e-02      | 0.24          |  |
| PSO       | 7.63                          | 24.53      | 100       | 6.2339e-04    | 0.28          |  |
| HS        | 7.22                          | 32.22      | 100       | 8.2634e-04    | 0.04          |  |
| SA        | 9.22                          | 24.10      | 100       | 6.2979e-04    | 0.56          |  |
| TLBO      | 7.63                          | 24.53      | 100       | 6.2339e-04    | 0.71          |  |
| CS        | 7.63                          | 24.53      | 100       | 6.2339e-04    | 0.31          |  |

Table 4.2 Comparison of Algorithm Efficiency for Five-Level CHB Inverter in 100 iterations

The validation of the quality of solution (optimized switching angles) is done by simulation and verifying the whether the objective function is optimized, i.e. fundamental voltage deviation should be minimum and harmonics should be according to IEEE 519-2014 standard. Table 4.3 summarizes the detailed fundamental voltage deviation and harmonic limit comparison for all algorithms. It is clear from

Table 4.2 and 4.3 that Particle Swarm Optimization is the most efficient algorithm, whereas, Gravitational Search and Simulated Annealing fail in achieving the quality of solution pertaining to the time taken in getting accurate results. Figure 4.3 shows the graphical plot for values of fundamental voltage deviation and total harmonic distortion in percentage obtained after simulation for various algorithms.

| Algor<br>ithm | Fund<br>Ve                             | lamental<br>oltage | THD       Individual Voltage Harmonics (less than 5%)         (less       1 |      |      |      |      |      |      |      | n 5%) |      |
|---------------|----------------------------------------|--------------------|-----------------------------------------------------------------------------|------|------|------|------|------|------|------|-------|------|
|               | V <sub>(peak)</sub><br>220.63<br>V max | Deviation<br>(%)   | than<br>8%)                                                                 | 3rd  | 5th  | 7th  | 9th  | 11th | 13th | 15th | 17th  | 19th |
| GS            | 211.9                                  | 3.96               | 7.16                                                                        | 0.07 | 5.7  | 0.65 | 0.26 | 0.34 | 2.69 | 0.27 | 3.16  | 0.97 |
| PSO           | 209.55                                 | 5.02               | 5.65                                                                        | 0.26 | 2.68 | 3.06 | 0.2  | 0.5  | 0.26 | 0.15 | 0.44  | 2.99 |
| HS            | 202.8                                  | 8.08               | 8.53                                                                        | 0.17 | 1.6  | 0.71 | 0.46 | 5.59 | 1.74 | 0.08 | 5     | 3.19 |
| SA            | 209.7                                  | 4.95               | 5.88                                                                        | 0.15 | 1.96 | 4.16 | 0.38 | 1.39 | 0.77 | 0.16 | 0.82  | 3.16 |
| TLBO          | 209.55                                 | 5.02               | 5.65                                                                        | 0.26 | 2.68 | 3.06 | 0.2  | 0.5  | 0.26 | 0.15 | 0.44  | 2.99 |
| CS            | 209.55                                 | 5.02               | 5.65                                                                        | 0.26 | 2.68 | 3.06 | 0.2  | 0.5  | 0.26 | 0.15 | 0.44  | 2.99 |

 Table 4.3 Comparison of Simulation Results of Fundamental Voltage and Voltage Harmonics in

 Five-Level CHB Inverter



Figure 4.3 Simulation values of Fundamental voltage deviation and Total Harmonic Distortion for various algorithms

Further, the behavior of an algorithm to reach the minimum fitness value and obtain optimal solution with number of iterations and computational time is studied as given in Figure 4.4 and 4.5, respectively. It can be seen easily that only PSO, TLBO and CS reach to the near best solution but with different time or speed. For reliability of an algorithm, all the algorithms are executed 10 times and success rate is computed as given in Table 4.4. Success Rate is calculated as percentage of correct solutions to the total times the algorithm is executed to get optimized values.







Figure 4.5 Fitness value w.r.t. Computational Time for Various Algorithms
| Algorithm | Number of<br>Iterations | Time (s) taken for 10<br>runs | Success Rate<br>(%) |
|-----------|-------------------------|-------------------------------|---------------------|
| GS        | 100                     | 2.31                          | 10%                 |
| PSO       | 100                     | 2.44                          | 90%                 |
| HS        | 100                     | 0.48                          | 10%                 |
| SA        | 100                     | 1.36                          | 40%                 |
| TLBO      | 100                     | 7.00                          | 100%                |
| CS        | 100                     | 2.81                          | 100%                |

Table 4.4 Comparison of Reliability of Algorithms on the basis of Success Rate

The results determine that GS, HS, and SA do not comply with the harmonic requirements of the proposed fitness function, and also their reliability is very low in discovering best results. However, they may reach to optimal solution after more iteration, but that means more computational time. The three algorithms PSO, TLBO and CS find good optimum results. But, CS and TLBO are 100% reliable, so only single execution is enough to get the optimal results. The magnified view in Figure 4.5 indicates that the CS algorithm reaches best solution for the first time at 0.05s only, while other TLBO took longer time than CS. However, the results of PSO are somewhat similar to CS, but for generalized comparison, the study is extended to increased dimension of problem.

# 4.6.2. Performance Comparison for Three-Phase Eleven Level CHB Inverter

As far as robustness of an algorithm is concerned, it is required to check the feasibility of the algorithm with higher dimensions. So, the study is extended to Eleven Level Inverter where five variables are required to be optimized. Firstly, Table 4.5 compares the efficiency of various optimization algorithms executed for 500 iterations, specifying that TLBO and CS achieve minimum fitness value but Cuckoo Search took much lesser time than TLBO. Table 4.6 summarizes the simulation results of Eleven Level CHB inverter in reference to the fundamental component and harmonic content present in output voltage waveform of inverter using switching angles obtained using different algorithms.

| Algorithm | Optimized Switching Angles |       |       |       | gles  | Number of  | Fitness    | Computational |
|-----------|----------------------------|-------|-------|-------|-------|------------|------------|---------------|
|           | α1                         | $a_2$ | a3    | α4    | $a_5$ | Iterations | Value      | Time (s)      |
| GS        | 3.17                       | 9.48  | 20.73 | 27.05 | 43.75 | 500        | 0.00013859 | 2.10          |
| PSO       | 0.00                       | 10.12 | 16.09 | 26.89 | 38.36 | 500        | 0.0001359  | 1.60          |
| HS        | 14.77                      | 24.66 | 25.59 | 36.14 | 68.84 | 500        | 0.0029     | 0.10          |
| SA        | 9.27                       | 23.22 | 39.15 | 48.56 | 64.41 | 500        | 0.0035     | 0.11          |
| TLBO      | 3.21                       | 9.64  | 16.04 | 27.02 | 38.12 | 500        | 0.00007423 | 7.02          |
| CS        | 3.21                       | 9.64  | 16.04 | 27.01 | 38.12 | 500        | 0.00007423 | 1.76          |

Table 4.5 Comparison of Algorithm Efficiency for Eleven-Level CHB Inverter in 500 iterations

 Table 4.6 Comparison of Simulation Results of Fundamental Voltage and Voltage Harmonics in

 Eleven-Level CHB Inverter

| Algor<br>ithm | Fundamental<br>Voltage                 |                  | THD<br>(less |      | Indivi | idual V | oltage | Harmo | onics (le | ess thai | n 5%) |      |
|---------------|----------------------------------------|------------------|--------------|------|--------|---------|--------|-------|-----------|----------|-------|------|
|               | V <sub>(peak)</sub><br>220.63<br>V max | Deviation<br>(%) | than<br>8%)  | 3rd  | 5th    | 7th     | 9th    | 11th  | 13th      | 15th     | 17th  | 19th |
| GS            | 499.4                                  | 9.46             | 2.26         | 0.2  | 0.47   | 0.28    | 0.2    | 0.16  | 0.65      | 0.02     | 1.76  | 1.09 |
| PSO           | 510.2                                  | 7.50             | 2.84         | 0.22 | 0.5    | 0.21    | 0.13   | 1.04  | 0.45      | 0.15     | 0.35  | 0.82 |
| HS            | 434.4                                  | 21.25            | 12.06        | 0.11 | 4.56   | 10.9    | 0.21   | 2     | 1.26      | 0.18     | 0.3   | 0.7  |
| SA            | 416.7                                  | 24.45            | 7.51         | 0.18 | 2.08   | 1.79    | 0.07   | 0.26  | 2.6       | 0.17     | 2.02  | 2.35 |
| TLBO          | 509.4                                  | 7.65             | 1.51         | 0.03 | 0.44   | 0.32    | 0.3    | 1.11  | 0.77      | 0.1      | 0.23  | 0.2  |
| CS            | 509.4                                  | 7.65             | 1.51         | 0.03 | 0.44   | 0.32    | 0.3    | 1.11  | 0.77      | 0.1      | 0.23  | 0.2  |

Figure 4.6 represents the comparison of fundamental voltage deviation and total harmonic distortion in various algorithms. The simulation data indicates that Cuckoo Search accomplishes the harmonic requirements as well as gives the optimized value of switching angle in least time. Reliability of all the algorithms is illustrated by executing the same algorithm 10 times and is shown in Table 4.7.



Figure 4.6 Simulation values of Fundamental Voltage Deviation and Total Harmonic Distortion for various Algorithms

| Algorithm     |                      | GS       | PSO       | HS       | SA       | TLBO      | CS        |
|---------------|----------------------|----------|-----------|----------|----------|-----------|-----------|
|               | 1 <sup>st</sup> run  | 0.000139 | 0.0000742 | 0.001085 | 0.001523 | 0.0000742 | 0.0000742 |
|               | 2 <sup>nd</sup> run  | 0.000139 | 0.000136  | 0.000467 | 0.000249 | 0.0000742 | 0.0000742 |
|               | 3 <sup>rd</sup> run  | 0.000139 | 0.000603  | 0.000345 | 0.001326 | 0.000172  | 0.0000742 |
|               | 4 <sup>th</sup> run  | 0.000139 | 0.0000742 | 0.001503 | 0.000951 | 0.0000742 | 0.0000742 |
| Fitness value | 5 <sup>th</sup> run  | 0.000139 | 0.000136  | 0.007135 | 0.000673 | 0.0000742 | 0.0000742 |
|               | 6 <sup>th</sup> run  | 0.000139 | 0.0000742 | 0.000123 | 0.002605 | 0.000586  | 0.0000742 |
|               | 7 <sup>th</sup> run  | 0.000139 | 0.000603  | 0.000255 | 0.00214  | 0.0001038 | 0.0000742 |
|               | 8 <sup>th</sup> run  | 0.000139 | 0.000136  | 0.000161 | 0.001561 | 0.0000742 | 0.0000742 |
|               | 9 <sup>th</sup> run  | 0.000139 | 0.000136  | 0.001124 | 0.000285 | 0.0000742 | 0.0000742 |
|               | 10 <sup>th</sup> run | 0.000139 | 0.000136  | 0.011783 | 0.00065  | 0.0000742 | 0.0000742 |
| Success Rate  |                      | NA       | 30%       | NA       | NA       | 70%       | 70%       |

Table 4.7 Comparison of Reliability of all Algorithms on the basis of Success Rate

The results signify that GS, HS, and SA are not able to successfully optimize the function and not reliable for discovering best results. PSO and TLBO both tends to fail with increased dimension of problem by getting trapped into local optima when dealing with higher levels, which means less reliability. Thus, it can be concluded that CS has the best performance with minimum iterations required, less time and 100% efficiency.

#### 4.6.3. Experimental Results of Three-Phase Five Level CHB Inverter

An experimental setup including a single phase autotransformer connected to six separate isolation transformers and rectifiers and finally to hardware prototype of FPGA controller based Three-phase Five-level Cascaded H-bridge inverter has been made as shown in Figure 4.7. A star-connected load with  $300\Omega$ , 40mH in each phase is connected to the inverter. Xilinx Spartan-6 FPGA Controller is programmed to drive the gates of H-bridges using optimized switching angles as obtained from either algorithm. The performance of multilevel inverter can be estimated using harmonic spectrum, measure of THD, and other important parameters like R.M.S. and peak value of voltage. The same results have been summarized in Table 4.8.



Figure 4.7 Hardware prototype of FPGA Controlled Three-phase Five-level Cascaded H-Bridge Inverter

| Algorithm | THD  | Fundamental<br>Voltage | 3rd | 5th | 7th | 9th | 11th | 13th | 15th | 17th | 19th |
|-----------|------|------------------------|-----|-----|-----|-----|------|------|------|------|------|
| GSA       | 11.2 | 213.7                  | 6   | 4.1 | 3.1 | 1.1 | 0.6  | 2.4  | 0.2  | 3.4  | 1.2  |
| PSO       | 7.9  | 211.1                  | 0.4 | 1.5 | 3.5 | 0   | 1.1  | 2.8  | 0    | 0.9  | 3.7  |
| HS        | 13.7 | 221.7                  | 1.4 | 2.4 | 1.4 | 0.9 | 7.2  | 2    | 0.9  | 6.7  | 4.3  |
| SA        | 8.2  | 219.5                  | 0.8 | 2.1 | 7.2 | 0.1 | 2.3  | 1.2  | 0    | 1.4  | 5.1  |
| TLBO      | 7.9  | 211.1                  | 0.4 | 1.5 | 3.5 | 0   | 1.1  | 2.8  | 0    | 0.9  | 3.7  |
| CS        | 7.9  | 211.1                  | 0.4 | 1.5 | 3.5 | 0   | 1.1  | 2.8  | 0    | 0.9  | 3.7  |

 Table 4.8 Comparison of Experimental Results of Fundamental Voltage and Voltage Harmonics in

 Five-Level CHB Inverter

The output voltage waveform and harmonic spectrum for different sets of optimized angles obtained using DSO and power analyzer are shown in Figure 4.8.



Figure 4.8 a) Output Voltage and Harmonics using GS (Switching angles:  $\alpha_1 = 5.35^\circ$ ,  $\alpha_2 = 21.93^\circ$ )



Figure 4.8 b) Output Voltage and Harmonics using HS (Switching angles:  $\alpha_1 = 7.22^\circ$ ,  $\alpha_2 = 32.22^\circ$ )



Figure 4.8 c) Output Voltage and Harmonics using HS (Switching angles:  $\alpha_1 = 9.22^\circ$ ,  $\alpha_2 = 24.10^\circ$ )



Figure 4.8 d) Output Voltage and Harmonics using PSO, TLBO and CS (Switching angles:  $\alpha_1 = 7.63^{\circ}$ ,  $\alpha_2 = 24.53^{\circ}$ )

The tabulated results show that the Five-Level CHB Inverter has better quality voltage output and minimum THD, i.e. 7.9%, when fired using switching angles optimized by CS Algorithm. Moreover, the low order harmonics have improved and are within IEEE 519-1992 specified limits. Thus, it is obvious that Cuckoo Search method is efficient in optimizing the switching angles required for control of multilevel inverter.

#### 4.7. CONCLUSION

In this chapter, different optimization algorithms are explored and compared on the basis of quality of solution, efficiency, reliability and robustness. An objective function is presented to maintain harmonic content in the output voltage waveform of MLI within limits and algorithm is used for the optimization of switching angles. The result of optimization algorithms shows that almost every algorithm has tendency to produce best optimized results in more or less time with their own speed. The detailed comparison indicates that CS algorithm reaches best solution in minimum time and thus produces quality result. In terms of reliability, GS, HS, and SA fail, because they require more iteration to find optimal solution means more computational time. Furthermore, PSO and TLBO both tend to fail with increased dimension of problem by getting trapped into local optima when dealing with higher levels. Thus, the efficiency of Cuckoo Search Algorithm has proved to be being reliable and robust in determining the optimum switching angles. The CS Algorithm is also easy to implement, because the value of only single parameter  $\rho_a$  is required to be tuned, apart from the population size. Further, simulations of Five and Eleven Level CHB Inverter are done using different switching angles optimized by GS, HS, PSO, SA, TLBO, and

CS. The analysis confirms that the fundamental voltage component deviation and harmonics, obtained using CS optimization, are controlled within allowable limits and comply with IEEE 519-2014 harmonic guidelines. The experimental results of the hardware prototype ensure the quality and efficiency of Cuckoo Search algorithm for optimizing switching angles required for control of CHB Inverters. So, the optimal switching angle control of CHB Inverters can be seen as Figure 4.9.



Figure 4.9 Optimal Switching Control of Multilevel Inverters

#### **CHAPTER V**

# HARDWARE IMPLEMENTATION OF CASCADED MULTILEVEL INVERTERS FOR HARMONIC MINIMIZATION

### 5.1. INTRODUCTION

Considering the simplicity and efficiency of the Cuckoo Search algorithm [129]– [132] for solving highly non-linear optimization problems in real-world engineering applications, this research study utilized Cuckoo Search optimization for control of multilevel inverter. The algorithm is used to obtain the switching angles by optimizing the proposed objective function for harmonic minimization. The algorithm is coded in MATLAB and the switching instants where the switches of multilevel inverter should be fired are obtained. Further the algorithm for pulse generation are coded for each switch of H-bridge and verified. For simulation purpose, these pulses are then given to multilevel inverter in Simulink and the results for staircase output voltage are obtained. Harmonic analysis of the output of multilevel inverter is done using FFT Analysis Toolbox in Simulink. To make the understanding of control scheme even better, the technique is applied to different levels of single phase Cascaded H-Bridge inverter in this chapter as given in Figure 5.1. Analysis of Threephase Cascaded H-Bridge inverter is considered in next chapter of this thesis.

MATLAB is a high-level language for the expression of engineering and scientific ideas, and it is the computational engine that motivates discovery and innovation [133]. It serves as an interactive environment to solve many technical problems, particularly those involving matrix and vector formulations in a fraction of time. It incorporates the feature of integrating computation, modeling, and programming in a user-friendly environment. SimPower System Toolbox offers component libraries and analysis tools for modeling and simulating electrical power systems [134]. It contains models of electrical power components, including machines, electric drives, and other components, etc. Harmonic analysis, calculation of THD, load flow, and other key electrical power system analyses are automated, helping you investigate the performance of your design. It also aid in modeling of control systems and study the behaviour of system.

Advancement in the field of power electronic and digital world has made possible to implement the control of multilevel inverter with the help of different controllers like FPGA controller. To validate the ability of Cuckoo Search Optimized Switching scheme in minimization of harmonics and simulation results obtained from Simulink, a hardware prototype of Cascaded H-Bridge Multilevel Inverter equipped with a FPGA controller is setup. This chapter presents the experimental results obtained by implementation of a CS Optimized Switching technique for Single-Phase Cascaded H-Bridge Multilevel inverters. Experimental results of a CS Optimized Switching technique are further compared with results obtained using most prevalent SPWM Switching technique scheme as applied to Single-Phase Cascaded H-Bridge Multilevel Inverters.

### 5.2. HARDWARE SETUP AND SPECIFICATIONS

The hardware setup for Cascaded H-Bridge Inverter consists of mainly four parts, namely

- Power Inverter Unit,
- Controller Unit,
- Load and
- Measurement Unit.

The Power Inverter Unit further comprises input supply circuit and converter circuit designed using switches. The control scheme has been implemented using Xilinx Spartan-6 XC6SLX9 FPGA processor. The program for generating the switching pulses for inverter switches is coded in XILINX ISE 14.3 DESIGN SUIT software. The output is then fed to FPGA controller which provides control signals to switches of inverter to produce desired output.

A single phase RL load with  $500\Omega$ , 120mH is connected to the output of inverter. The measurement unit may include several current sensors, ammeters, voltmeters, wattmeters, and multimeters which are essential for the assessment of power quality. The system also requires Digital Signal Oscilloscope (DSO) for display and analysis of different waveforms, and Harmonic Analyzer or Power Analyzer for measurement of harmonics and THD.

# 5.2.1. Power Inverter Unit



Figure 5.1 Cascaded H-Bridge Inverter Module

Cascaded H-bridge inverter power module as shown in Figure 5.1 consists of several components, mainly input supply, switches to form H-bridge, their driver circuits and protection circuits. The components are listed with specifications given below:

| 6 Single-Phase Isolation Transformers  | - | 1kVA           |
|----------------------------------------|---|----------------|
| 6 Diode Bridge Rectifiers              | - | 35A            |
| 6 Isolated Regulated Power Supply      | - | +15V/0.5A      |
| DC Link Input Voltage at each H-Bridge | - | 150V DC max    |
| 24 IGBTs                               | - | 1200V, 10A     |
| AC Output Voltage at each H-Bridge     | - | 0 – 100 V(rms) |
| AC Output Current at each H-Bridge     | - | 2A max         |

The power unit is connected to a single-phase autotransformer to provide the supply, which is then connected to six separate single phase isolation transformers and bridge rectifiers to provide six isolated DC supply for each H-bridge inverter. Then, the inverter unit consists of six H-bridges formed by combining 24 IGBTs with antiparallel diodes, mounted with proper heat sink and snubber capacitor for dv/dt protection. Driver circuits for each H-bridge are used to isolate and drive IGBT PWM signals and necessary interfacing connectors are provided for PWM input from FPGA controller. Six current sensors are used to sense the dc link current of each H-bridge inverters. Current Transformers (CTs) are also used to sense the load currents. All the Sensor outputs are terminated in front panel for measurement purpose.

### 5.2.2. Controller Unit

The control algorithm is developed in the system generator environment and corresponding code for FPGA processor is generated. The code is then downloaded into the digital processor Xilinx Spartan-6 XC6SLX9, which then provides the output switching pulses. By the use of interfacing connectors, PWM input signals from FPGA controller are provided to H-bridges of multilevel inverter.

### **SPARTAN6 Development Board**

Spartan-6 is an easy to use FPGA Development board featuring Xilinx Spartan-6 FPGA, block diagram is shown in Figure 5.2. It is specially designed for experimenting and research system design with FPGAs. This development board features Xilinx XC6SLX9 FPGA with maximum 100 user input/outputs.

#### **On-Board Features:**

- Processor speed 20 MHZ
- 100 output lines/inputs lines are in 3.3/5V level
- Isolated serial communication interface through USB connector
- 4MB PROM for code execution memory.
- External JTAG header for programming
- 20x4 (or 16x2) LCD interface header.
- 8 user LEDs/4 position user DIP switch
- 2 up & down input push switch
- Up to 100 Individually Programmable GPIO Pins

• ADC

| 0 | No of ADC input    | : | 4 Channels |
|---|--------------------|---|------------|
| 0 | Resolution         | : | 12 bit     |
| 0 | Sampling rate      | : | 1MSPS      |
| 0 | Analog input range | : | 0 - 3.3 v  |

o Buffer section for voltage protection

# FPGA

FPGA board featuring Xilinx Spartan-6 FPGA is specially designed for research, experimenting and learning system design with FPGAs. Spartan<sup>®</sup>-6 devices are the most cost-optimized FPGAs, offering industry leading connectivity features such as high logic-to-pin ratios, small form-factor packaging, and a diverse number of supported I/O protocols. Built on 45nm technology, the devices are ideally suited for a range of advanced bridging applications found in automotive infotainment, consumer, and industrial automation.



Figure 5.2 Block Diagram of Spartan-6 XC6SLX9 FPGA Controller

# **Board Features:**

1. FPGA: Spartan-6 XC6SLX9 in TQG144 package

### 2. Programming & Memory section

- Processor speed 20 MHZ.
- 40 Individually Programmable GPIO Pins.
- 4MB On board PROM for standalone program execution memory.

### 3. Interfaces

- 8 output and 8 input lines with 5V Level.
- Isolated serial communication interface through USB connector.
- 4 position user DIP switch.
- 8 user LEDs.
- 2 no of input push switches.
- 20x4 (or 16x2) LCD interface header.
- External JTAG header for programming

# 4. **ADC**

- No of ADC input : 4 Channels
- Resolution : 12 bit
- Sampling rate : 1MSPS
- Analog input range : 5V(unipolar)
- Over voltage protection

### 5. **DAC**

- No of DAC output : 4 Channels
- Resolution : 12 bit
- Settling time : 6µs
- Analog output range : 0 to +5V

### 6. Headers

- 16 pin header for ADC input, 5V level Output and 5V level Input.
- 2 no's of 26 pin and 1 no's of 10 pin headers for GPIO line termination
- 10 pin External JTAG header for Programming
- 4 pin DAC output connector.
- 5 pin Unicon connector for power supply (+5V, GND).
- 20 pin header used to interface 20x4 LCD or 16x2 LCD.

Further, the board layout and detailed description of Spartan-6 FPGA is provided in Appendix A. To implement the proposed control scheme, firstly the objective function is optimized using Cuckoo Search algorithm coded in MATLAB. Using the optimized switching angles, the program for generation of switching pulses is coded using VHDL language in XILINX ISE 14.3 Design Suit software. Different case studies are performed to substantiate the effectiveness of the Cuckoo Search Algorithm for the power quality improvement of CHMLIs. The simulation and experimental results of the proposed control algorithm are discussed in the next section.

#### 5.3. SINGLE-PHASE FIVE-LEVEL CASCADED H-BRIDGE INVERTER

A Single-Phase Five-Level H-bridge inverter comprises two H-bridge inverters connected in series to obtain phase output voltage with five levels  $(+2V_{DC}, +V_{DC}, 0, -V_{DC}, -2V_{DC})$ . Each H-bridge is provided with separate DC-link voltage. Figure 5.3 shows the structure of a Single-Phase Five-Level H-bridge Inverter. The same has been modeled in Simulink as well as in hardware setup by cascading two H-bridges. A single phase RL load of 5000hm, 120mH is connected across the output terminals of H-bridge inverter. The output voltage of multilevel inverter obtained using Cuckoo Search Optimized Switching technique is compared against the output voltage obtained using SPWM Switching technique.



Figure 5.3 Structure of Single-phase Five-level Cascaded H-bridge Inverter

Ideally, THD is reducing while we are increasing switching frequency but higher switching frequencies mean higher switching losses. The more the carrier frequency is increased, the less will be the THD, if there is a filter connected to the output. So the optimum value for switching frequency is the maximum your system can handle if your only aim is to reduce THD. However, the adverse effect is that the switching loss will be very high. Another important consideration is the temperature of the semiconductors switches also. So, the proposed Cuckoo Search Optimized Switching technique utilizes optimized switching angles and generates a pulse pattern with 50Hz as switching frequency, resulting in minimum harmonics, THD and losses. The SPWM Switching technique is only taken as a reference to compare the results obtained using proposed method. Generally, SPWM utilizes carrier frequency in the range 1kHz-15kHz. Here, in this chapter the frequency for SPWM is considered as 1kHz.

# 5.3.1. Determining Switching Angles Using CS Optimized Switching Function

The objective function in case of Single-Phase Five-Level Inverter for optimizing switching angles with the aim of having minimum fundamental voltage deviation and minimum harmonics can be presented as:

$$Fxn\_single\_phase\_5\_level = 0.1 * \left(1 - \frac{V_1}{V_{1(ref)}}\right)^4 + 0.9 * \sum_{k=3,5,7,\dots}^{49} \left(\frac{V_k}{V_{1(ref)}}\right)^2$$
(5.1)

where,

$$V_{1(ref)} = \frac{4 * m * 2V_{DC}}{p_i}$$
$$V_k = \frac{4 * V_{DC}}{k * p_i} (\cos k\alpha_1 + \cos k\alpha_2)$$

The Cuckoo Search Optimized Firing Scheme is implemented by initially optimizing the objective function to find switching angles using Cuckoo search algorithm code in MATLAB. Since the results of Cuckoo Search Optimization algorithm are same on every run, only a single run is considered for further study. The program is executed for different modulation indexes, and the optimum values of switching angles for single-phase five-level inverter are obtained and plotted in Figure 5.4. In addition, the function value with respect to the modulation index is shown in Figure 5.5. The step size here is taken as 0.05.



Figure 5.4 CS Optimized values of Switching Angles at different value of Modulation Index



Figure 5.5 Optimized Function Value at different value of Modulation Index

From this Figure, it can be seen that the function value at every modulation index lies within tolerance. And the values for optimized switching angles are nearly 13.50° and 42.90° for modulation index ranges from 0.7 to 1.5.

# 5.3.2. Simulation Results using SPWM Firing Scheme and Cuckoo Search Optimized Firing Scheme

The MATLAB/Simulink model of a Single-phase Five-level H-Bridge Inverter is shown in Figure 5.6a. It consists of a control system for generating gating pulses, H-Bridge inverter and load connected in series. Detailed block for H-Bridge inverter is further shown in Figure 5.6b. Each switch of inverter is provided with the switchinhg pulses from the control system.



Figure 5.6 a) MATLAB/Simulink model of a Single-phase Five-level H-Bridge Inverter



Figure 5.6 b) Detailed block for H-Bridge inverter

Optimized Switching angles are obtained by using Cuckoo Search algorithm with 500 iterations for m=1. The value of Optimized Switching angles and Fitness Value with respect to number of iterations are shown in Figure 5.7 and 5.8. Now, the switching patterns for m=1 are generated by the use of optimized switching angles (13.51°, 42.91°). The program for generation of switching pulses is coded in Simulink using MATLAB function and output pulses are then fed to the power switches of H-bridge inverter and finally, the output voltage is obtained.



Figure 5.7 CS Optimized Switching angles for Single-Phase Five-Level Inverter



Figure 5.8 Fitness Value for Single-Phase Five-Level Inverter



Figure 5.9 a) Switching Pattern using SPWM Switching Technique at m=1 and Fc=1kHz



Figure 5.9 b) Switching Pattern using Cuckoo Search Optimized Switching Technique

The switching pattern for the power switches of each H-bridge using SPWM Switching Technique and Cuckoo Search Optimized Switching Technique is represented above in Figure 5.9. The corresponding output voltage across the load terminals are captured with the help of scope in Simulink as shown in Figure 5.10.







Figure 5.10 Single-Phase Five-level Output Voltage using Cuckoo Search Optimized Switching Technique

FFT analysis of Single-phase Five-level H-bridge inverter simulated at m=1 using both the schemes is presented in Figure 5.11. It can be clearly seen that THD is minimized from 26.75% with SPWM Firing Scheme and 16.19% with Cuckoo Search Optimized Firing Scheme. Also, the even-order and other inadequate harmonics are minimized.



Figure 5.11 a) FFT Analysis of Single-Phase Five-Level Inverter using SPWM Firing Scheme



Figure 5.11 b) FFT Analysis of Single-Phase Five-Level Inverter using Cuckoo Search Optimized Firing Scheme

As the main focus of objective function is to minimize harmonics, THD and maintain fundamental voltage at desired value, so these parameters are observed for different values of modulation index. A comparison between Cuckoo Search optimized firing scheme and SPWM firing scheme is made based on these parameters. Graphical representations shown in Figure 5.12 summarizes the comparison and verify the effectiveness of Cuckoo Search as THD is minimized and the fundamental voltage component is enhanced near the desired value for modulation index between 0.7 to 1.5. Thus, the algorithm is efficient in optimizing the switching angles for minimum harmonics for a wide range of modulation index.



Figure 5.12 a) Phase Voltage THD of Single Phase Five-Level H-Bridge Inverter at different values of Modulation Index



Figure 5.12 b) Fundamental Voltage of Single Phase Five-Level H-Bridge Inverter at different values of Modulation Index

# 5.3.3. Experimental Results using SPWM Firing Scheme and Cuckoo Search Optimized Firing Scheme

A hardware setup firstly requires two H-bridges to be connected in series to form Single-phase Five-level H-bridge inverter and other necessary measurement devices should be connected accordingly. Using the optimized switching angles, the program for generation of switching pulses is coded in XILINX ISE 14.3 Design Suit software. The pulse pattern is then given to inverter unit using interfacing connector, from where each switch is provided with their corresponding gating signal. The inverter generates the phase output waveform by following the switching pulse pattern, which can be observed on DSO screen as shown here in Figure 5.13. Harmonic analysis of the output waveform is obtained with the help of Power Analyzer as shown below in Figure 5.14.



Figure 5.13 a) Single-Phase Five-Level Output Voltage using SPWM Switching Scheme from DSO



Figure 5.13 b) Single-Phase Five-Level Output Voltage using Cuckoo Search Optimized Switching Scheme from DSO



(a)





Figure 5.14 Single-Phase Five-Level a) Harmonics, b) Output Voltage and c) Current using Power Analyzer obtained by SPWM Switching Scheme

The detailed comparison among Cuckoo search Optimized scheme and SPWM Firing scheme is presented using simulation and hardware results in Table 5.1. The values for phase output voltage, current, and harmonic content are considered for comparison. Observations clearly confirm the simulation results and indicate the reduction in THD using CS Optimized Switching technique. Even order harmonics

which dominates in SPWM Switching technique vanishes with the proposed scheme. And also the harmonic content is improved to 15.5%.

| Denverseterer           |                           | SPWM Firi             | ng Scheme           | Cuckoo Search<br>Optimized scheme |                     |  |
|-------------------------|---------------------------|-----------------------|---------------------|-----------------------------------|---------------------|--|
| Para                    | meters                    | Simulation<br>Results | Hardware<br>Results | Simulation<br>Results             | Hardware<br>Results |  |
|                         | Peak value                | 0.1994                | 0.4                 | 0.2165                            | 0.5                 |  |
| Phase<br>Current        | R.M.S. value              | 0.141                 | 0.2                 | 0.1531                            | 0.3                 |  |
|                         | THD                       | 12.45                 | 12.19               | 11.18                             | 8.8                 |  |
|                         | Peak value                | 100.1                 | 105.4               | 108.5                             | 105                 |  |
| Phase                   | R.M.S. value              | 70.76                 | 57.6                | 76.75                             | 80.3                |  |
| Voltage                 | DC Component              | 0.02766               | 0.1                 | 0.0022                            | 0.1                 |  |
|                         | THD                       | 26.75                 | 51.1                | 16.19                             | 15.5                |  |
|                         | 2 <sup>nd</sup> Harmonic  | 0.58                  | 1.5                 | 0.03                              | 0                   |  |
|                         | 3 <sup>rd</sup> Harmonic  | 0.88                  | 4.6                 | 2.50                              | 1.6                 |  |
|                         | 4 <sup>th</sup> Harmonic  | 1.25                  | 1.7                 | 0.03                              | 0                   |  |
|                         | 5 <sup>th</sup> Harmonic  | 0.7                   | 3.6                 | 5.63                              | 5.8                 |  |
|                         | 6 <sup>th</sup> Harmonic  | 1.73                  | 1.6                 | 0.01                              | 0                   |  |
|                         | 7 <sup>th</sup> Harmonic  | 0.32                  | 1.6                 | 3.04                              | 3.6                 |  |
|                         | 8 <sup>th</sup> Harmonic  | 2.88                  | 6                   | 0.02                              | 0                   |  |
|                         | 9 <sup>th</sup> Harmonic  | 0.40                  | 1                   | 2.17                              | 2.6                 |  |
| Distortion<br>Easter or | 10 <sup>th</sup> Harmonic | 3.34                  | 12.7                | 0.04                              | 0                   |  |
| Harmonics               | 11 <sup>th</sup> Harmonic | 0.58                  | 0.7                 | 6.59                              | 6.7                 |  |
|                         | 12 <sup>th</sup> Harmonic | 0.90                  | 4.8                 | 0.02                              | 0                   |  |
|                         | 13 <sup>th</sup> Harmonic | 0.48                  | 0.8                 | 8.84                              | 8.9                 |  |
|                         | 14 <sup>th</sup> Harmonic | 2.46                  | 10.5                | 0.02                              | 0                   |  |
|                         | 15 <sup>th</sup> Harmonic | 0.18                  | 1                   | 2.67                              | 2.6                 |  |
|                         | 16 <sup>th</sup> Harmonic | 3.73                  | 9.7                 | 0.03                              | 0                   |  |
|                         | 17 <sup>th</sup> Harmonic | 0.58                  | 2                   | 1.50                              | 1.3                 |  |
|                         | 18 <sup>th</sup> Harmonic | 2.51                  | 4.5                 | 0.01                              | 0                   |  |
|                         | 19 <sup>th</sup> Harmonic | 0.26                  | 1.3                 | 0.45                              | 1                   |  |

 Table 5.1 Comparison of Simulation and Hardware results of Single-Phase Five-Level using

 SPWM Firing scheme and Cuckoo Search Optimized scheme

Similarly, higher levels can be modeled and studied for the better understanding. The switching pattern is required to be programmed again using new set of optimized switching angles for higher levels. The output waveforms for higher level will have better THD and resembles the sinusoidal shape properly.

#### 5.4. SINGLE-PHASE NINE-LEVEL CASCADED H-BRIDGE INVERTER

A Single-phase Nine-level H-bridge inverter comprises of four H-bridge inverters connected in series to obtain phase output voltage with nine levels (( $+4V_{DC}, +3V_{DC}, +2V_{DC}, +V_{DC}, 0, -V_{DC}, -2V_{DC}, -3V_{DC}, -4V_{DC}$ ). Each H-bridge is provided with separate DC-link voltage as shown in Figure 5.15. The same has been modeled in Simulink as well as in hardware setup by cascading four H-bridges. A single phase RL load of 5000hm, 120mH is connected across the output terminals of H-bridge inverter. The output voltage of multilevel inverter obtained using Cuckoo Search optimized control is compared against the output voltage obtained using SPWM control.



Figure 5.15 Structure of Single-phase Nine-level Cascaded H-bridge Inverter

# 5.4.1. Determining Switching Angles Using CS Optimized Switching Function

The Objective function in case of Single-phase Five-Level Inverter for optimizing switching angles to have minimum fundamental voltage deviation and minimum harmonics can be presented as:

$$Fxn\_single\_phase\_9\_level = 0.1 * \left(1 - \frac{V_1}{V_1(ref)}\right)^4 + 0.9 * \sum_{k=3,5,7,\dots}^{49} \left(\frac{V_k}{V_1(ref)}\right)^2$$
(5.2)

 $4 * m * 2V_{DC}$ 

where,

$$V_{1(ref)} = \frac{V_{1(ref)}}{V_{pi}}$$
$$V_{k} = \frac{4 * V_{DC}}{k * pi} (\cos k\alpha_{1} + \cos k\alpha_{2} + \cos k\alpha_{3} + \cos k\alpha_{4})$$

T 7

Similarly, the coding for optimization of above function is done in m file in MATLAB and the optimized switching angles are obtained by using Cuckoo Search algorithm with 500 iterations as 6.8834°, 20.8495°, 35.6943°, and 56.0736° for m=1. The value of Optimized Switching angles and Fitness Value with respect to number of iterations are shown in Figure 5.16 and 5.17.



Figure 5.16 CS Optimized Switching angles for Single-Phase Nine-Level Inverter



Figure 5.17 Fitness Value for Single-Phase Nine-Level Inverter

# 5.4.2. Simulation Results using SPWM Firing Scheme and Cuckoo Search Optimized Firing Scheme

Similar to previous model, the MATLAB/Simulink model of a Single-phase Ninelevel H-Bridge Inverter is shown in Figure 5.18. It consists of four H-bridges where each switch of H-bridge is provided with the switching pulses from the control system.



Figure 5.18 MATLAB/Simulink model of a Single-phase Nine-level H-Bridge Inverter

The program for generation of switching pulses is coded in Simulink using MATLAB function and output pulses are then fed to the power switches of H-bridge inverter and the output voltage across the load terminals is obtained as shown in Figure 5.19.



Figure 5.19 a) Single-Phase Nine-level Output Voltage using Cuckoo Search Optimized Switching Technique



Figure 5.19 b) Single-Phase Nine-level Output Voltage Cuckoo Search Optimized Switching Technique

FFT analysis of Single-phase Nine-level H-bridge inverter simulated at m=1 using both the schemes is presented in Figure 5.20. It can be clearly seen that THD is minimized from 18.90% with SPWM Switching Scheme and 8.59% with Cuckoo Search Optimized Switching Scheme. Here also, the even-order and other inadequate harmonics are minimized.



Figure 5.20 a) FFT Analysis of Single-Phase Nine-Level Inverter using SPWM Firing Scheme



Figure 5.20 b) FFT Analysis of Single-Phase Nine-Level Inverter using Cuckoo Search Optimized Firing Scheme

# 5.4.3. Experimental Results using SPWM Firing Scheme and Cuckoo Search Optimized Firing Scheme

Single-phase Nine-level H-bridge inverter is formed by connecting four H-bridges in series and necessary measurement devices are connected accordingly. Using the

optimized switching angles, the program for generation of switching pulses is coded using VHDL language in XILINX ISE 14.3 Design Suit software. The pulse pattern is then given to inverter unit using interfacing connector, from where each switch is provided with their corresponding gating signal. The inverter generates the phase output waveform by following the switching pulse pattern, which can be observed on DSO screen as shown here in Figure 5.21. Harmonic analysis of the output waveform is obtained with the help of Power Analyser and shown below in Figure 5.22.



Figure 5.21 Single-Phase Nine-Level Output Voltage using Cuckoo Search Optimized Switching Scheme from DSO



(a)





(c)

Figure 5.22 Single-Phase Nine-Level a) Harmonics, b) Output Voltage and c) Current using Power Analyzer obtained by Cuckoo Search Optimized Switching Scheme

The detailed comparison among Cuckoo search Optimized Switching scheme and SPWM Switching scheme is presented using simulation and hardware results in Table 5.2. The values for phase output voltage, current, and harmonic content are considered for comparison. Observations clearly confirm the simulation results and indicate the reduction in THD using CS Optimized Switching technique. Even order harmonics which dominates in SPWM Switching technique vanishes with the proposed scheme. And also the harmonic content is improved to 7.9% along with zero DC component and improved fundamental component.

| Parameters              |                           | SPWM Firi             | ing Scheme          | Cuckoo Search<br>Optimized scheme |                     |  |
|-------------------------|---------------------------|-----------------------|---------------------|-----------------------------------|---------------------|--|
|                         |                           | Simulation<br>Results | Hardware<br>Results | Simulation<br>Results             | Hardware<br>Results |  |
|                         | Peak value                | 0.3345                | 0.75                | 0.4183                            | .9                  |  |
| Phase<br>Current        | R.M.S. value              | 0.2365                | 0.53                | 0.2958                            | 0.6                 |  |
|                         | THD                       | 12.00                 | 11.2                | 4.64                              | 3.633               |  |
|                         | Peak value                | 167.7                 | 196.45              | 209.8                             | 225.4               |  |
| Phase                   | R.M.S. value              | 118.5                 | 138.93              | 148.4                             | 161.4               |  |
| Voltage                 | DC Component              | 22.53                 | 5.7                 | 0.006934                          | 0                   |  |
|                         | THD                       | 18.90                 | 22.35               | 8.59                              | 7.9                 |  |
|                         | 2 <sup>nd</sup> Harmonic  | 2.59                  | 0.8                 | 0.03                              | 0                   |  |
|                         | 3 <sup>rd</sup> Harmonic  | 6.24                  | 2.1                 | 1.26                              | .8                  |  |
|                         | 4 <sup>th</sup> Harmonic  | 2.81                  | 1                   | 0.02                              | 0                   |  |
|                         | 5 <sup>th</sup> Harmonic  | 3.31                  | 1.2                 | 1.41                              | 1.9                 |  |
|                         | 6 <sup>th</sup> Harmonic  | 3.99                  | 1.9                 | 0.01                              | 0                   |  |
|                         | 7 <sup>th</sup> Harmonic  | 1.76                  | 0.9                 | 1.34                              | 1.4                 |  |
|                         | 8 <sup>th</sup> Harmonic  | 1.75                  | 2.3                 | 0.01                              | 0                   |  |
|                         | 9 <sup>th</sup> Harmonic  | 1.82                  | 0.3                 | 1.91                              | 2.1                 |  |
| Distortion<br>Factor or | 10 <sup>th</sup> Harmonic | 1.39                  | 2.6                 | 0.01                              | 0                   |  |
| Harmonics               | 11 <sup>th</sup> Harmonic | 1.09                  | 0                   | 0.82                              | 07                  |  |
|                         | 12 <sup>th</sup> Harmonic | 3.24                  | 3.5                 | 0                                 | 0                   |  |
|                         | 13 <sup>th</sup> Harmonic | 1.23                  | 0.1                 | 1.99                              | 2                   |  |
|                         | 14 <sup>th</sup> Harmonic | 0.77                  | 4.8                 | 0                                 | 0                   |  |
|                         | 15 <sup>th</sup> Harmonic | 1.44                  | 0.3                 | 2.11                              | 2.2                 |  |
|                         | 16 <sup>th</sup> Harmonic | 3.20                  | 3.2                 | 0                                 | 0                   |  |
|                         | 17 <sup>th</sup> Harmonic | 2.50                  | 1.3                 | 0.75                              | 0.7                 |  |
|                         | 18 <sup>th</sup> Harmonic | 0.20                  | 2.9                 | 0.01                              | 0                   |  |
|                         | 19 <sup>th</sup> Harmonic | 1.27                  | 0.6                 | 2.93                              | 3.2                 |  |

 Table 5.2 Comparison of Simulation and Hardware results of Single-Phase Nine-Level using

 SPWM Firing scheme and Cuckoo Search Optimized scheme

Further, Thirteen-level Cascaded H-Bridge Inverter is also modeled and examined using SPWM Switching scheme and CS Optimized Switching scheme in Simulink and hardware setup.

# 5.5. SINGLE-PHASE THIRTEEN-LEVEL CASCADED H-BRIDGE INVERTER

Similar to above, a Single-phase Thirteen-level H-bridge inverter comprising six Hbridge inverters has been modeled in Simulink as well as in hardware setup. A single phase RL load of 500ohm, 120mH is connected across the output terminals.

# 5.5.1. Determining Switching Angles Using CS Optimized Switching Function

The Objective function in case of Single-phase Five-Level Inverter for optimizing switching angles can be presented as:

$$Fxn\_single\_phase\_13\_level = 0.1 * \left(1 - \frac{V_1}{V_{1(ref)}}\right)^4 + 0.9 * \sum_{k=3,5,7,\dots}^{49} \left(\frac{V_k}{V_{1(ref)}}\right)^2$$
(5.3)

where,

$$V_{1(ref)} = \frac{4 * m * 2V_{DC}}{pi}$$
$$V_{k} = \frac{4 * V_{DC}}{k * pi} (\cos k\alpha_{1} + \cos k\alpha_{2} + \cos k\alpha_{3} + \cos k\alpha_{4} + \cos k\alpha_{5} + \cos k\alpha_{6})$$

The optimized switching angles can be obtained by using Cuckoo Search algorithm with 500 iterations as 5.3238°, 13.9016°, 23.5937°, 34.8588°, 47.345°, and 62.9878° for m=1. The value of Optimized Switching angles and Fitness Value with respect to number of iterations are shown in Figure 5.23 and 5.24.



Figure 5.23 CS Optimized Switching angles for Single-Phase Thirteen-Level Inverter



Figure 5.24 Fitness Value for Single-Phase Thirteen-Level Inverter

# 5.5.2. Simulation Results using SPWM Firing Scheme and Cuckoo Search Optimized Firing Scheme

Similar to previous models, the MATLAB/Simulink model of a Single-phase Thirteen-level H-Bridge Inverter is shown in Figure 5.25.



Figure 5.25 MATLAB/Simulink model of a Single-phase Thirteen-level H-Bridge Inverter

The program for generation of switching pulses is coded in Simulink using MATLAB function and output pulses are then fed to the power switches of H-bridge inverter and the output voltage across the load terminals is obtained as shown in Figure 5.26.



Figure 5.26 a) Single-Phase Thirteen-level Output Voltage using SPWM Switching Technique at m=1 and  $F_c=1kHz$ 



Figure 5.26 b) Single-Phase Thirteen-level Output Voltage using Cuckoo Search Optimized Switching Technique

FFT analysis of Single-phase Thirteen-level H-bridge inverter simulated at m=1 using both the schemes is presented in Figure.5.27. It can be clearly seen that THD is minimized from 9.23% with SPWM Switching Scheme and 5.76% with Cuckoo Search Optimized Switching Scheme. Also, the even-order and other inadequate harmonics are minimized.


Figure 5.27 a) FFT Analysis of Single-Phase Thirteen-Level Inverter using SPWM Firing Scheme



Figure 5.27 b) FFT Analysis of Single-Phase Thirteen-Level Inverter using Cuckoo Search Optimized Firing Scheme

# 5.5.3. Experimental Results using SPWM Firing Scheme and Cuckoo Search Optimized Firing Scheme

Single-phase Thirteen-level H-bridge inverter is formed by connecting six H-bridges in series and necessary measurement devices are connected accordingly. The procedure followed in above cases is repeated and the phase output waveform observed on DSO screen and Harmonic analysis of the output waveform is displayed here in Figure 5.28 and 5.29, respectively.



Figure 5.28 a) Single-Phase Thirteen-Level Output Voltage using SPWM Switching Scheme from DSO



Figure 5.28 b) Single-Phase Thirteen-Level Output Voltage Cuckoo Search Optimized Switching Scheme from DSO



**(a)** 







(c)

Figure 5.29 Single-Phase Thirteen-Level a) Harmonics, b) Output Voltage and c) Current using Power Analyzer obtained by Cuckoo Search Optimized Switching Scheme

The detailed comparison among Cuckoo search Optimized scheme and SPWM Firing scheme is presented in Table 5.3 using simulation and hardware results.

| Demonsterre      |                           | SPWM Firing Scheme    |                     | Cuckoo Search<br>Optimized scheme |                     |
|------------------|---------------------------|-----------------------|---------------------|-----------------------------------|---------------------|
| гага             | imeters                   | Simulation<br>Results | Hardware<br>Results | Simulation<br>Results             | Hardware<br>Results |
|                  | Peak value                | 0.5963                | 1.2                 | 0.615                             | 1.2                 |
| Phase<br>Current | R.M.S. value              | 0.4217                | 0.8                 | 0.4349                            | 0.8                 |
| Current          | THD                       | 4.89                  | 2.8                 | 2.54                              | 2.6                 |
|                  | Peak value                | 299                   | 330.5               | 308.2                             | 308                 |
| Phase            | R.M.S. value              | 211.4                 | 211.5               | 217.9                             | 218.2               |
| Voltage          | DC Component              | 0.3546                | 0.3                 | 0.0060                            | 0.2                 |
|                  | THD                       | 9.23                  | 5.8                 | 5.76                              | 5.6                 |
|                  | 2 <sup>nd</sup> Harmonic  | 0.58                  | 0.4                 | 0.03                              | 0.1                 |
|                  | 3 <sup>rd</sup> Harmonic  | 1.10                  | 1.8                 | 0.05                              | 2.1                 |
|                  | 4 <sup>th</sup> Harmonic  | 0.13                  | 0.2                 | 0.01                              | 0                   |
|                  | 5 <sup>th</sup> Harmonic  | 1.74                  | 0.8                 | 0.44                              | 0.8                 |
|                  | 6 <sup>th</sup> Harmonic  | 0.78                  | 0.1                 | 0.01                              | 0                   |
|                  | 7 <sup>th</sup> Harmonic  | 1.41                  | 0.6                 | 0.92                              | 0.7                 |
|                  | 8 <sup>th</sup> Harmonic  | 0.53                  | 0.1                 | 0.01                              | 0                   |
|                  | 9 <sup>th</sup> Harmonic  | 0.58                  | 0.5                 | 1.24                              | 1.6                 |
| Distortion       | 10 <sup>th</sup> Harmonic | 0.41                  | 0.1                 | 0                                 | 0                   |
| Harmonics        | 11 <sup>th</sup> Harmonic | 0.12                  | 0.3                 | 0.72                              | 0.6                 |
|                  | 12 <sup>th</sup> Harmonic | 4.45                  | 0.1                 | 0.01                              | 0                   |
|                  | 13 <sup>th</sup> Harmonic | 0.68                  | 0.3                 | 0.49                              | 0.9                 |
|                  | 14 <sup>th</sup> Harmonic | 0.44                  | 0.1                 | 0                                 | 0                   |
|                  | 15 <sup>th</sup> Harmonic | 1.04                  | 0.3                 | 0.51                              | 0.6                 |
|                  | 16 <sup>th</sup> Harmonic | 1.78                  | 0.1                 | 0                                 | 0                   |
|                  | 17 <sup>th</sup> Harmonic | 0.37                  | 0.2                 | 0.78                              | 1.0                 |
|                  | 18 <sup>th</sup> Harmonic | 0.26                  | 0.1                 | 0.01                              | 0                   |
|                  | 19 <sup>th</sup> Harmonic | 0.43                  | 0.2                 | 1.24                              | 1.2                 |

| Table 5.3 Comparison of Simulation and Hardware res | sults of Single-Phase Thirteen-Level using |
|-----------------------------------------------------|--------------------------------------------|
| SPWM Firing scheme and Cuckoo Se                    | arch Optimized scheme                      |

Once again, the observations confirm the simulation results and prove the efficiency of CS Optimized Switching scheme. And also the harmonic content is improved to 5.6%. Similarly, any levels can be modeled by connecting H-bridges in series.

# 5.6. CONCLUSION

The modified objective function is implemented for various configurations of Single Phase CHB Inverter in MATLAB/Simulink and Hardware. The simulation and experimental results proves the effectiveness of Cuckoo Search optimized switching control scheme for Single Phase CHB Inverters. The simulation and experimental results of each configuration has been compared amongst SPWM firing scheme and Cuckoo Search optimized switching scheme. The observations confirm that lower order odd harmonics and THD is reduced to an acceptable value and the even harmonics have disappeared completely. Further, Three-phase five-level cascaded Hbridge inverter is modeled and studied for the power quality parameters.

# **CHAPTER VI**

# PERFORMANCE ANALYSIS OF MLIs FOR POWER QUALITY IMPROVEMENT

# 6.1. PERFORMANCE PARAMETERS IN MULTILEVEL INVERTERS

As for power quality improvement, firstly it is desirable to keep the fundamental component of output voltage of multilevel inverter at preferred value, and equally important is to keep the harmonic components in the output voltage within stated harmonic limits. Now, as far as metric study of power quality is concerned, there are various parameters related to voltage and harmonics that define the power quality in multilevel inverters. So, parameters listed below are considered in this chapter and compared for analysis.

- Total Harmonic Distortion (THD)
- Root Mean Square value of Voltage (V<sub>RMS</sub>)
- Crest Factor (CF)
- Lower Order Harmonics (LOH) or Distortion Factor (DF)
- Reactive Power (Q)
- Power Factor (PF)
- Power Losses
- Efficiency (η)

For the stated purpose, three-phase five-level CHB inverter is modeled in Simulink. Afterwards, simulation results obtained are validated experimentally with hardware setup equipped with a FPGA controller.

# 6.2. IMPLEMENTATION OF CS OPTIMIZED SWITCHING TECHNIQUE IN THREE-PHASE FIVE-LEVEL H-BRIDGE INVERTER

The objective function is developed for optimization of switching angles with the aim of having minimum fundamental voltage deviation and minimum harmonics. Primarily, the proposed harmonic minimization function in case of three-phase fivelevel inverter can be presented as:

$$Fxn\_three\_phase\_5\_level = 0.1 * \left(1 - \frac{V_1}{V_{1(ref)}}\right)^4 + 0.9 * 0.9 * \sum_{k=5,7,\dots}^{49} \left(\frac{V_k}{V_{1(ref)}}\right)^2$$
(6.1)

where,

$$V_{1(ref)} = \frac{4 * m * 2V_{DC}}{pi}$$
$$V_{k} = \frac{4 * V_{DC}}{k * pi} (\cos k\alpha_{1} + \cos k\alpha_{2})$$

Subsequently, Cuckoo Search Algorithm is employed for the optimization of switching angles to obtain minimum harmonics and better power quality. The proposed technique is implemented by developing code in the MATLAB programming environment. The parameters for the population size, maximum iterations and number of runs are taken as 25, 100 and 10. The value of minimization function and the optimized switching angles of five-level inverter are plotted with different numbers of iterations in Figure 6.1 and 6.2, respectively. The angles are found to be same, i.e.  $\alpha_1$ =7.63 and  $\alpha_2$ =24.52 in every run at modulation index, m=1. The function value during each run is same as shown in Figure 6.3, therefore, the effectiveness of this algorithm is confirmed. The computational time taken by the algorithm to determine results, i.e. the switching angles is approximately 0.3s for 100 iterations in one run.



Figure 6.1 Fitness Value of CS Optimized Switching Technique for Three-phase Five-Level Inverter



Figure 6.2 Optimized Value of the Switching Angles for Three-phase Five-Level Inverter



Figure 6.3 Optimized Function value CSOS Technique at different runs

Since the results of Cuckoo Search Optimization algorithm are same on every run, only a single run is considered for further study. The program is executed for different values of modulation index, and the optimum values of switching angles are obtained and plotted in Figure 6.4. In addition, the function value with respect to the modulation index is shown in Figure 6.5. The step size here is taken as 0.05. From this figure, it can be seen that the function value at every modulation index lies within  $10^{-3}$  to  $10^{-4}$ . Thus, it is evident that the algorithm is efficient in optimizing the switching angles for minimum harmonics.



Figure 6.4 CS Optimized Switching Angles at different values of the modulation index



Figure 6.5 Optimized Function Value at different values of Modulation Index

# 6.3. SIMULATION AND ANALYSIS OF THREE-PHASE FIVE-LEVEL CASCADED H-BRIDGE INVERTER USING CS OPTIMIZED SWITCHING TECHNIQUE

A model of Three-phase Five-Level CHMLI is developed in MATLAB/Simulink software and the optimized switching angles are used to produce the switching pattern for switching the H-bridges of Inverter. The output voltage generated is used to observe various power quality related parameters and FFT analysis. Here, power quality related parameters such as THD and fundamental voltage values are observed for different values of modulation index. A comparison between Cuckoo Search Optimized Switching scheme and SPWM Switching scheme is made based on these parameters. As switching losses are more when the switching frequency is high, and

the major focus of this research is on power quality improvement, so the switching frequency for SPWM Switching scheme is taken as 200Hz. Graphical representations shown in Figure 6.6 and 6.7 summarize the comparison and verify the effectiveness of Cuckoo Search as THD is minimized and the fundamental voltage component is enhanced near the desired value for all of the values of modulation index.



Figure 6.6 Comparison of Line Voltage THD at different values of Modulation Index



Figure 6.7 Comparison of Fundamental Voltage at different values of Modulation Index

The output waveform of Three-phase Five-level Inverter is then analyzed at m=1 using both schemes and is presented in Figure 6.8. It can be clearly seen from the FFT analysis that THD is minimized from 16.28% with SPWM Switching Scheme and

9.29% with Cuckoo Search Optimized Switching Scheme. Also, the even-order and other inadequate harmonics are minimized.



Figure 6.8 FFT Analysis of Three-Phase Five-Level Inverter using a) SPWM Switching Scheme and b) CS Optimized Switching Scheme

# 6.4. EXPERIMENTAL VALIDATION OF FPGA CONTROLLED FIVE-LEVEL CASCADED H-BRIDGE INVERTER USING CS OPTIMIZED SWITCHING TECHNIQUE



Figure 6.9 Hardware prototype of FPGA Controlled Three-phase Five-level Cascaded H-Bridge Inverter

For the validation of simulation results, a hardware prototype of FPGA controller based Three-phase Five-level Cascaded H-bridge Inverter has been setup as shown in Figure 6.9. A single-phase autotransformer is connected to six separate isolation transformers and rectifiers to generate six isolated DC supply for six H-bridges. Three-phases of inverter are formed by connecting two H-bridges in series for each of the phase and connecting their neutral point together. A Xilinx Spartan-6 FPGA controller is programmed to drive the gates of H-bridges using switching pattern obtained from both of the Switching schemes. A star-connected load with  $300\Omega$ , 40mH in each phase is connected to the inverter. Once the measurement devices are ready, supply is switched on and results are observed. Experimental results of the output phase and line voltages for SPWM Switching scheme and Cuckoo Search Optimized Switching scheme obtained from DSO are presented in Figure 6.10 and 6.11, respectively.



Figure 6.10 Output Phase Voltage of Three-Phase Five-Level Inverter from DSO Screen using a) SPWM Switching Scheme and b) CS Optimized Switching Scheme



Figure 6.11 Output Line Voltage of Three-Phase Five-Level Inverter from DSO Screen using a) SPWM Switching Scheme and b) CS Optimized Switching Scheme

It can be clearly seen from these figures that the waveforms obtained using Cuckoo Search Optimized Switching scheme are much better than those obtained with SPWM Switching scheme. A THD analysis is done using power analyzer, line voltage waveforms and Harmonic graphs for both the Switching schemes are shown in Figure 6.12. The obtained experimental results support the simulation since they are found to be comparable to the simulated results shown in Figure 6.8. From the Harmonic results, it can be seen that THD of the line voltage is measured as 7.9% using CS Optimized Switching scheme whereas it is 25.3% using SPWM Switching scheme.



Figure 6.12 Voltage and Harmonic graphs of Three-Phase Five-Level Inverter from Power Analyzer using a) SPWM Switching Scheme and b) CS Optimized Switching Scheme

## 6.5. PERFORMANCE ANALYSIS OF THREE-PHASE FIVE-LEVEL MLI

To provide a clear vision of the power quality, a detailed analysis and comparison of the power quality assessment of SPWM and proposed CS Optimized Switching scheme is done. Observations made using ammeter, voltmeter and wattmeter connected to the hardware setup are shown in Table 6.1. These values are further used to calculate active power, apparent power, reactive power, power factor, power loss, and efficiency.

|                 | Input Side Meter Readings |                      | Output Side Meter Readings (per phase) |                      |                      |                      |
|-----------------|---------------------------|----------------------|----------------------------------------|----------------------|----------------------|----------------------|
|                 | V <sub>RMS</sub> (V)      | I <sub>RMS</sub> (A) | P <sub>IN</sub> (W)                    | V <sub>RMS</sub> (V) | I <sub>RMS</sub> (A) | P <sub>OUT</sub> (W) |
| SPWM Scheme     | 85                        | 1.2                  | 65                                     | 74                   | 0.2                  | 13.5                 |
| Proposed Scheme | 85                        | 1.6                  | 90                                     | 85                   | 0.3                  | 25                   |

Table 6.1 Voltage, Current And Power Values At Input And Output

A detailed analysis for power quality assessment to provide a clear vision for power quality is carried out and presented below:

# 1. Total Harmonic Distortion (THD)

Harmonics are the result of nonlinear loads that convert AC line voltage to DC. Harmonics flow into the electrical system because of nonlinear electronic switching devices, such as variable frequency drives (VFDs), computer power supplies and energy-efficient lighting. So, fundamental switching scheme is used in case of multilevel inverters in order to have low THD. Further, controlled switching pulses are used to minimize the THD present in the output voltage (Vout) of multilevel inverter. THD is a measure of closeness of the output voltage waveform to its fundamental component. Mathematically, it can be defined as the ratio of RMS value of its total harmonic component of the output voltage and the RMS value of the fundamental component.

$$THD = \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + \cdots}}{V_1}$$

Figure 6.12 represents the Voltage and Harmonic graph obtained from Hardware using SPWM and Cuckoo Search Optimized Switching scheme measured using Fluke Power Analyzer. And clearly shows THD of Line Voltage is measured as 7.9% using CS Optimized Switching scheme whereas it is 25.3% using SPWM Switching scheme.

#### 2. Root Mean Square value of Voltage (V<sub>RMS</sub>)

The RMS value is referred to the effective value based on the magnitude of any waveform. As, the harmonics are reduced from the output waveform, the magnitude of output voltage, hence, the RMS value is increased. Here, RMS value of the Fundamental component of output voltage is considered, the value is 123V with SPWM Switching scheme whereas it is 156V with the CS Optimized Switching scheme with the hardware setup.

# 3. Crest Factor

Crest factor is considered as the essential parameter in case of low frequency signals. It is the ratio of  $V_P$  value to the  $V_{RMS}$  value of a signal.  $V_P$  represents the peak value of the output voltage waveform and  $V_{RMS}$  indicates the RMS value of the output voltage waveform. It is also called peak to RMS ratio. The reason for CF calculation is to quickly identify how much impact has occurred in the waveform. For a perfect sine waveform, crest factor is square root of '2' (i.e. 1.414). Improvement in RMS value of Voltage causes Crest factor to improve.

$$Crest \ Factor \ = \ \frac{V_P}{V_{RMS}}$$

Here, in hardware results, C.F.(SPWM Switching Scheme)= 210/123 = 1.70, and, C.F.(CS Optimized Switching Scheme)=  $214/156 = 1.37 \sim 1.4$ .

# 4. Lower Order Harmonics (LOH) and Harmonic Factor

The harmonic factor is a measure of the individual harmonic contribution in the output voltage of an inverter. It is defined as the ratio of the RMS voltage of a particular harmonic component to the RMS value of fundamental component.

Harmonic Factor<sub>n</sub> = 
$$\frac{V_n}{V_1}$$

It is very much clear from the tabulated results and harmonic chart that lower order harmonics and thus harmonic factor are reduced to a great extent using proposed Switching scheme.

|                                   | SPWM Scheme | Proposed Scheme |
|-----------------------------------|-------------|-----------------|
| Input P <sub>IN</sub> (W)         | 65          | 90              |
| Total Output P <sub>OUT</sub> (W) | 40.5        | 75              |
| Apparent Power (VA)               | 44.4        | 76.5            |
| Reactive Power (VAR)              | 6.06        | 5.07            |
| Power Factor (p.f.)               | 0.91        | 0.98            |
| Power Loss (W)                    | 24.5        | 15              |
| Efficiency (%)                    | 62.3        | 83.3            |

**Table 6.2 Comparison of Power Quality Parameters** 

# 5. Reactive Power

The most significant difference between the active and reactive power is that the active power is the actual power which is dissipated in the circuit. Whereas, the reactive power is the useless power which only flow between source and load. Thus, Reactive Power drawn by the load should be minimized. As, harmonic currents are reactive in nature, so higher the harmonics, higher is the reactive power and vice-versa. Therefore, minimization of harmonics results in less reactive power flow in the line.

# Reactive Power = $I_R * X$

The observations made using Ammeter, Voltmeter and Wattmeter connected in hardware setup are used to calculate active power, apparent power, reactive power, power factor, power loss, and efficiency. It can be observed from the tabulated results given in Table 6.2 that the reactive power drawn by the load circuit has reduced in case of proposed scheme.

## 6. Power Factor

Power factor is ratio of actual electrical power dissipated by an AC circuit to the product of RMS value of current and voltage. Power factor at fundamental frequency is given by the ratio of actual power by the apparent power in the circuit.

$$P.F. = \frac{Actual Power or True Power}{Apparent Power}$$

Due to reduction in reactive power, losses are reduced, and the power factor is improved. The value of power factor has increased from 0.91 to 0.98 using the proposed CS optimized Switching scheme.

#### 7. Power Loss

Primarily, there are four types of power losses that occur during the operation of multilevel inverters. These are: (1) Conduction losses; (2) Switching losses; (3) OFF-state losses, and (4) Gate losses. Practically, the Off-state and Gate losses are very small and normally neglected. So, only Conduction losses and Switching losses are considered for the Loss estimation of multilevel inverters. Switching losses occur due to the number of times a device is turned ON and OFF, whereas Conduction losses depends upon  $T_{ON}$  and  $T_{OFF}$ . As, we are performing the switching of inverter devices at fundamental frequency, switching losses are low. And, reactive power is reduced due to minimization of harmonics, which minimizes the total current drawn by the circuit, so power losses are reduced. Here, the losses in a circuit are calculated by subtracting the output power from input power and it is observed to be reduced from 24.5W to 15W.

#### 8. Efficiency

Conceptually, efficiency is the percentage of the total energy input to the system that is consumed for useful work. It determined by the ratio of output to input in mathematical terms. In this system, input power is the power delivered from DC supply, while the output power is the load side power. Reduction in power losses, results in enhancement of efficiency. The efficiency of proposed scheme is improved from 62.3% to 83.3%.

For better understanding, a comparison of experimental results and simulation results obtained using SPWM Switching Scheme and CS Optimized Switching Scheme is presented in Table 6.3.

| Factors for Assessment<br>of Power Quality | Measured Parameters             | SPWM Switching<br>Scheme | CS Optimized<br>Switching<br>Scheme |
|--------------------------------------------|---------------------------------|--------------------------|-------------------------------------|
|                                            | Phase Voltage THD               | 27.5%                    | 23.1%                               |
| THD                                        | <b>Current THD</b>              | 22.1%                    | 21.7%                               |
|                                            | Line Voltage THD                | 25.3%                    | 7.9%                                |
| RMS Value                                  | <b>RMS Value of Fundamental</b> | 123.2 V                  | 156.0 V                             |
| Peak Value                                 | Peak value of Line Voltage      | 210.1 V                  | 214 V                               |
| Crest Factor                               | CF                              | 1.70                     | 1.37                                |
|                                            | 2 <sup>nd</sup> Harmonic        | 0.6%                     | 0                                   |
|                                            | 4 <sup>th</sup> Harmonic        | 0.3%                     | 0                                   |
|                                            | 6 <sup>th</sup> Harmonic        | 0.3%                     | 0                                   |
|                                            | 8 <sup>th</sup> Harmonic        | 0.4%                     | 0                                   |
| Even Order<br>Harmonics                    | 10 <sup>th</sup> Harmonic       | 0.6%                     | 0                                   |
|                                            | 12 <sup>th</sup> Harmonic       | 0.5%                     | 0                                   |
|                                            | 14 <sup>th</sup> Harmonic       | 0.3%                     | 0                                   |
|                                            | 16 <sup>th</sup> Harmonic       | 0.7%                     | 0                                   |
|                                            | 18 <sup>th</sup> Harmonic       | 0.5%                     | 0                                   |
|                                            | 3 <sup>rd</sup> Harmonic        | 0.5%                     | 0.6                                 |
|                                            | 5 <sup>th</sup> Harmonic        | 0.5%                     | 2.1                                 |
|                                            | 7 <sup>th</sup> Harmonic        | 3.9%                     | 3.4                                 |
| Lower Order                                | 9 <sup>th</sup> Harmonic        | 12.1%                    | 0                                   |
| Harmonics Or                               | 11 <sup>th</sup> Harmonic       | 0.3%                     | 0.4                                 |
| Distortion Factor                          | 13 <sup>th</sup> Harmonic       | 9.7%                     | 2.4                                 |
|                                            | 15 <sup>th</sup> Harmonic       | 9.8%                     | 0                                   |
|                                            | 17 <sup>th</sup> Harmonic       | 0.5%                     | 0.3                                 |
|                                            | 19 <sup>th</sup> Harmonic       | 1.3%                     | 3.1                                 |
| Reactive Power                             | Q (VAR)                         | 6.06                     | 5.07                                |
| Power Factor                               | PF                              | 0.91                     | 0.98                                |
| Power Loss                                 | Input-Output (W)                | 24.5                     | 15                                  |
| Efficiency                                 | η (%)                           | 62.3                     | 83.3                                |

# Table 6.3 Comparison of Simulation and Hardware Results Obtained Using SPWM and CS Optimized Switching Scheme

#### 6.6. CONCLUSION

This chapter presents the detailed study and analysis of power quality parameters of Three-phase Five-level CHB Inverter. Cuckoo Search optimization based firing scheme is used to generate the switching pattern for firing the H-bridges of five-level cascaded H-bridge inverter. The simulations have been carried out in MATLAB/Simulink and a comparison on the basis of different performance parameters has been done. At all values of modulation index, THD and fundamental voltage component are observed better with CS optimized firing scheme. The FFT analysis confirms that the even order harmonics are zero and other lower order harmonics are controlled within allowable limits and comply with IEEE 519-1992 harmonic guidelines. The computational time required for determining switching angles is 0.7~ 0.9s only. The algorithm can be easily implemented for any level of inverter. The experimental results of the hardware prototype are presented for the validation of simulation results. The two firing schemes are implemented experimentally and the voltage waveform and THD analysis results are found similar to the simulation results in both the cases. The power factor has increased from 0.91 to 0.98 and efficiency has improved by 20%. Hence, it is confirmed that CS optimized switching scheme provide better switching pattern to have minimum THD and better quality voltage output.

#### **CHAPTER VII**

# **CONCLUSION & FUTURE SCOPE**

# 7.1. CONCLUSION

To provide a clear This chapter presents the detailed study and analysis of power quality parameters of Three-phase This chapter presents the detailed study and analysis of power quality parameters of Three-phase The idea of producing multilevel output with low THD by Multilevel Inverters, that approximates sinusoidal AC voltage waveform, has gained popularity since many years. Perhaps the modulation technique to control the harmonics of output waveform is still the most popular field of research. The literature has proposed numerous control schemes having their own advantages and disadvantages. But, the desire to find the best topology or optimal strategy for power quality improvement of multilevel inverters will continue to remain the area of interest. The work carried out in this thesis is an effort in this direction.

The research in this thesis presents a comparative study of various existing control techniques as applied to multilevel inverters. The major focus is on the development of an efficient and effective control technique for multilevel inverters for power quality improvement. An objective function with the intention of achieving minimum harmonics and desired value of fundamental voltage output is proposed to evaluate the optimized value of switching angles for generating the switching pattern for firing H-bridges of multilevel inverter. The work not only develops a new objective function to improve output of MLI, but also concentrates on optimization of developed objective function. Several Artificial Intelligence methods are explored and compared for the effective optimization of switching angles to obtain minimum harmonics at the output of MLI. Simulations are carried out in MATLAB/Simulink and a comparison of optimization algorithms on the basis of different performance parameters (efficiency, reliability and quality of solution) has been presented. Cuckoo Search (CS) algorithm employs only a single parameter  $\rho_a$ , apart from the population size, hence, easy to implement. Also, it converges in the minimum time with much better accuracy than any other algorithms considered. FFT analysis of the output voltage produced using Cuckoo Search Optimized firing scheme confirms that the even order

143

harmonics are zero and that the other lower order harmonics are controlled within allowable limits to comply with IEEE 519-2014 harmonic guidelines. At all values of modulation index, THD and fundamental voltage component observed are better with CS optimized firing scheme. The observed results verify the success of Cuckoo Search based optimization in determining the optimum switching angles.

A hardware prototype of multilevel inverter is presented for validation of simulation results and assessment of power quality improvement using proposed control technique. The two firing schemes, SPWM firing scheme and proposed firing scheme, are implemented experimentally for comparison. Different structures of multilevel inverter including Single-phase 5- level, 9- level, and 13- level and Three-phase Five-level CHB Inverters are investigated and the obtained voltage waveform and THD analysis results are found to be similar to the simulation results in all the cases. Hence, the proposed control technique can be easily implemented for both single-phase and three-phase inverter with any number of levels. Furthermore, for analyzing the performance of Multilevel Inverters, a number of performance parameters like reactive power, power factor, power loss, efficiency, etc. are measured and found to have improved values with CS optimized firing control. Consequently, the proposed Cuckoo Search optimized firing scheme is recommended as an efficient way of controlling the power quality of multilevel inverter.

## 7.2. SCOPE FOR FUTURE WORK

The work can be further extended by the researchers in following areas:

- i) Implementation of the proposed control method in all other topologies of the multilevel inverter, like reduced switch topologies, modular multilevel converter, etc.
- ii) Optimized programming of proposed control scheme using an online digital micro-processor based system can be considered.
- iii) The control method can be presented for the implementation of multilevel inverter in various applications such as drives, etc.
- iv) Integration of multilevel inverters with Grid is an important area to be explored for advancements in renewable energy applications.
- v) The control of multilevel inverter can also be studied for demand side management in Smart Grid.

# 7.3. RESEARCH HIGHLIGHTS

In the different phases of this research, following accomplishments have been made:

- Comparative study of various existing PWM control techniques as applied to multilevel inverters is done.
- In this work, a modified SHE function is presented as an objective function to minimize THD and maintain lower order harmonic content within limits.
- Several Artificial Intelligence methods are explored and compared for the effective optimization of switching angles to obtain minimum harmonics at the output of MLI. Cuckoo Search Algorithm is found to be effective in determining the optimum switching angles.
- Cuckoo Search optimized switching control scheme is successfully applied to Single Phase and Three Phase CHB Inverters multilevel inverter and it works efficiently for all configurations when implemented in MATLAB/Simulink.
- The optimal switching control is implemented experimentally using a hardware prototype of multilevel inverter for Single phase (Five-Level, Nine-Level, and Thirteen –Level) and Three-Phase Five-Level Inverter and validates the simulation results.
- Three-phase Five-level CHB Inverter is analyzed for different power quality parameters using optimal switching control and all the parameters have found to be improved to a great extent.

# REFERENCES

- L. M. Tolbert and F. Z. Peng, "Multilevel converters as a utility interface for renewable energy systems," in *Power Engineering Society Summer Meeting*, 2000, vol. 2, pp. 1271–1274.
- [2] R. José *et al.*, "Multilevel converters: An enabling technology for high-power applications," *Proc. IEEE*, vol. 97, no. 11, pp. 1786–1817, Nov. 2009.
- [3] M. Calais, V. G. V. G. Agelidis, and M. Meinhardt, "Multilevel converters for single-phase grid connected photovoltaic systems: An overview," *Sol. Energy*, vol. 1, pp. 224–229, 1999.
- [4] A. M. Trzynadlowski, "Power Electronic Converters," in *Control in Power Electronics: Selected Problems*, 2003.
- [5] J. A. Cobos, O. García, J. Sebastián, and J. Uceda, "Low Voltage Power Electronics," J. Circuits, Syst. Comput., vol. 5, no. 4, pp. 575–588, 1995.
- [6] J. Lai and F. Z. Peng, "Multilevel Converters-A New Breed of Power Converters," *IEEE Trans. Ind. Appl.*, vol. 32, no. 3, pp. 509–517, 1996.
- [7] A. De Almeida, L. Moreira, and J. Delgado, "Power Quality Problems and New Solutions," in *International Conference on Renewable Power and Power Quality*, 2003, vol. 1, no. 1.
- [8] G. T. Heydt, "Electric Power Quality," in *The Electrical Engineering Handbook*, 2005.
- [9] M. H. Bollen, Understanding Power Quality Problems. 2010.
- [10] "Electrical power systems quality," Choice Rev. Online, 2013.
- B. B. N. Singh, B. B. N. Singh, A. Chandra, K. Al-Haddad, A. Pandey, and D.
  P. Kothari, "A review of three-phase improved power quality ac-dc converters," *IEEE Trans. Ind. Electron.*, vol. 51, no. 3, pp. 641–660, Jun. 2004.
- [12] F. L. Luo and H. Ye, Advanced DC/AC Inverters: Applications in Renewable Energy, vol. 7, no. 4. Institute of Electrical and Electronics Engineers (IEEE), 2013.
- [13] B. Singh, S. Gairola, B. N. Singh, A. Chandra, and K. Al-Haddad, "Multipulse

ac-dc converters for improving power quality: A review," *IEEE Transactions* on *Power Electronics*, vol. 23, no. 1. pp. 260–281, 2008.

- [14] A. H. Bhat and P. Agarwal, "Three-phase, power quality improvement ac/dc converters," *Electric Power Systems Research*, vol. 2. pp. 276–289, 2008.
- [15] A. Agrawal, K. C. Jana, and A. Shrivastava, "A review of different DC/DC converters for power quality improvement in LED lighting load," in 2015 International Conference on Energy Economics and Environment (ICEEE), 2015.
- [16] J. Rodríguez, J. S. Lai, and F. Z. Peng, "Multilevel inverters: A survey of topologies, controls, and applications," *IEEE Trans. Ind. Electron.*, vol. 49, no. 4, pp. 724–738, 2002.
- [17] F. Z. Peng, W. Qian, and D. Cao, "Recent advances in multilevel converter/inverter topologies and applications," in 2010 International Power Electronics Conference - ECCE Asia -, IPEC 2010, 2010.
- [18] F. Z. Peng and S. Member, "A Generalized Multilevel Inverter Topology with Self Voltage Balancing," vol. 37, no. 2, pp. 611–618, 2001.
- [19] L. M. Tolbert, F. Z. Peng, and T. G. Habetler, "Multilevel inverters for electric vehicle applications," 2002.
- [20] "IEEE Recommended Practices and Requirements for Harmonic Control in Electric Power Systems, "IEEE std 519-1992," *IEEE*, 1992.
- [21] D. Committee, I. Power, and E. Society, "IEEE Std 519-2014 (Revision of IEEE Std 519-1992)," 2014.
- [22] P. Kala and S. Arora, "A comprehensive study of classical and hybrid multilevel inverter topologies for renewable energy applications," *Renewable* and Sustainable Energy Reviews, vol. 76. pp. 905–931, 2017.
- [23] A. Nabae, I. Takahashi, and H. Akagi, "A New Neutral-Point-Clamped PWM Inverter," *IEEE Trans. Ind. Appl.*, vol. IA-17, no. 5, pp. 518–523, 1981.
- [24] I. Colak, E. Kabalci, and R. Bayindir, "Review of multilevel voltage source inverter topologies and control schemes," *Energy Convers. Manag.*, vol. 52, no. 2, pp. 1114–1128, 2011.

- [25] J. Venkataramanaiah, Y. Suresh, and A. Kumar, "A review on symmetric, asymmetric, hybrid and single DC sources based multilevel inverter topologies," *Renew. Sustain. Energy Rev.*, vol. 76, no. December 2016, pp. 788–812, 2017.
- [26] E. Babaei, M. F. Kangarlu, M. Sabahi, and M. R. A. Pahlavani, "Cascaded multilevel inverter using sub-multilevel cells," *Electr. Power Syst. Res.*, vol. 96, pp. 101–110, 2013.
- [27] M. Malinowski, K. Gopakumar, J. Rodriguez, and M. A. Pérez, "A Survey on Cascaded Multilevel Inverters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2197–2206, 2010.
- [28] P. M. Pandi, "Comparative Analysis of Power Quality Issue in Cascaded Multilevel Inverter Using PWM Techniques," *Eur. J. Sci. Res.*, vol. 60, no. 3, pp. 440–450, 2011.
- [29] S. Rivera, B. Wu, S. Kouro, H. Wang, and D. Zhang, "Cascaded H-bridge multilevel converter topology and three-phase balance control for large scale photovoltaic systems," in *Proceedings - 2012 3rd IEEE International Symposium on Power Electronics for Distributed Generation Systems, PEDG* 2012, 2012, pp. 690–697.
- [30] Y. Yu, G. Konstantinou, B. Hredzak, and V. G. Agelidis, "Power Balance Optimization of Cascaded H-Bridge Multilevel Converters for Large-Scale Photovoltaic Integration," *IEEE Trans. Power Electron.*, vol. 31, no. 2, pp. 1108–1120, Feb. 2016.
- [31] B. Xiao, L. Hang, J. Mei, C. Riley, L. M. Tolbert, and B. Ozpineci, "Modular Cascaded H-Bridge Multilevel PV Inverter with Distributed MPPT for Grid-Connected Applications," *IEEE Trans. Ind. Appl.*, vol. 51, no. 2, pp. 1722– 1731, Mar. 2015.
- Y. Yu, G. Konstantinou, C. D. Townsend, R. P. Aguilera, and V. G. Agelidis,
   "Delta-Connected Cascaded H-Bridge Multilevel Converters for Large-Scale Photovoltaic Grid Integration," *IEEE Trans. Ind. Electron.*, vol. 64, no. 11, pp. 8877–8886, Nov. 2017.
- [33] J. Kavali and A. Mittal, "Analysis of various control schemes for minimal

Total Harmonic Distortion in cascaded H-bridge multilevel inverter," *J. Electr. Syst. Inf. Technol.*, vol. 3, no. 3, pp. 428–441, 2016.

- [34] R. G. Hoft and H. S. Patel, "Generalized Techniques of Harmonic Elimination and Voltage Control in Thyristor Inverters: Part II-Voltage Control Techniques," *IEEE Trans. Ind. Appl.*, vol. IA-10, no. 5, pp. 666–673, 1974.
- [35] G. S. Buja, "Optimum Output Waveforms in PWM Inverters," *IEEE Trans. Ind. Appl.*, vol. IA-16, no. 6, pp. 830–836, 1980.
- [36] J. T. Boys and P. G. Handley, "Harmonic analysis of space vector modulated PWM waveforms," *IEE Proc. B Electr. Power Appl.*, vol. 137, no. 4, pp. 197– 204, 2010.
- [37] J. Holtz, W. Lotzkat, and A. M. Khambadkone, "On Continuous Control of PWM Inverters in the Overmodulation Range Including the Six-Step Mode," *IEEE Trans. Power Electron.*, vol. 8, no. 4, pp. 546–553, 1993.
- [38] L. Li, D. Czarkowski, Y. Liu, and P. Pillay, "Multilevel selective harmonic elimination PWM technique in series-connected voltage inverters," *IEEE Trans. Ind. Appl.*, vol. 36, no. 1, pp. 160–170, 2000.
- [39] N. Celanovic and D. Boroyevich, "A fast space-vector modulation algorithm for multilevel three-phase converters," *IEEE Trans. Ind. Appl.*, vol. 37, no. 2, pp. 637–641, 2001.
- [40] K. Zhou and D. Wang, "Relationship between space-vector modulation and three-phase carrier-based PWM: A comprehensive analysis," *IEEE Trans. Ind. Electron.*, vol. 49, no. 1, pp. 186–196, 2002.
- [41] S. K. Mondal, B. K. Bose, V. Oleschuk, and J. O. P. Pinto, "Space vector pulse width modulation of three-level inverter extending operation into overmodulation region," *IEEE Trans. Power Electron.*, vol. 18, no. 2, pp. 604– 611, 2003.
- [42] A. Mehrizi-Sani and S. Filizadeh, "An optimized space vector modulation sequence for improved harmonic performance," *IEEE Trans. Ind. Electron.*, vol. 56, no. 8, pp. 2894–2903, 2009.
- [43] N. Mohan, T. M. Undeland, and W. P. Robbins, *Power Electronics:* Converters, Applications, and Design, Second. John Wiley & Sons, 2003.

- [44] K. A. Corzine, M. W. Wielebski, S. Member, F. Z. Peng, and S. Member, "Control of Cascaded Multilevel Inverters," vol. 19, no. 3, pp. 732–738, 2004.
- [45] M. Angulo, P. Lezana, S. Kouro, J. Rodríguez, and B. Wu, "Level-shifted PWM for cascaded multilevel inverters with even power distribution," in PESC Record - IEEE Annual Power Electronics Specialists Conference, 2007.
- [46] K. H. Yang, Z. B. Yuan, W. Wei, R. Y. Yuan, and W. S. Yu, "Solve the selective harmonic elimination problem with groebner bases theory," in *Chinese Control Conference, CCC*, 2015.
- [47] A. K. Al-Othman and T. H. Abdelhamid, "Elimination of harmonics in multilevel inverters with non-equal dc sources using PSO," *Energy Convers. Manag.*, vol. 50, no. 3, pp. 756–764, 2009.
- [48] D. Chatterjee, R. N. Ray, and S. K. Goswami, "Harmonics elimination in a multilevel inverter using the particle swarm optimisation technique," *IET Power Electron.*, vol. 2, no. 6, pp. 646–652, 2009.
- [49] N. Prashanth, B. Kumar, J. Yadagiri, and A. Dasgupta, "Harmonic Minimization In Multilevel Inverters By Using PSO," ACEEE Int. J. Control Syst. Instrum., vol. 02, no. 03, pp. 1–6, 2011.
- [50] S. Debnath, R. N. Ray, and T. Ghosh, "Comparison of Different Soft Techniques applicable to Multilevel Inverter for Harmonic Elimination," vol. 6, no. 2, pp. 94–104, 2012.
- [51] A. Salami and B. Bayat, "Total Harmonic Distortion Minimization of Multilevel Converters Using Genetic Algorithms," *Appl. Math.*, vol. 4, no. July, pp. 1023–1027, 2013.
- [52] S. S. Jasper *et al.*, "Analysis & Reduction of THD in Multilevel Inverter Using PSO Algorithm," in *International Journal of Advanced Research in Computer and Communication Engineering*, 2014, vol. 3, no. 2, pp. 5417–5422.
- [53] P. Mandil and A. Mishra, "Minimization of Thd in Cascade Multilevel Inverter Using Weight Improved Particle Swarm Optimization Algorithm," *Int. J. Appl. Control. Electr. Electron. Eng.*, vol. 2, no. 3, pp. 31–43, 2014.
- [54] G. Ranjhitha and K. Padmanaban, "Harmonic Minimization for Cascade Multilevel Inverter based on Genetic Algorithm," *Int. J. Innov. Res. Sci. Eng.*

Technol., vol. 3, no. 1, pp. 1452–1458, 2014.

- [55] B. Mohammadzadeh and A. Ajami, "Utilizing the Cuckoo Optimization Algorithm for Selective Harmonic Elimination Strategy in the Cascaded Multilevel Inverter," *ECTI Trans. Electr. ENG., Electron. Commun.*, vol. 12, no. 1, pp. 7–15, 2014.
- [56] M. Mythili and N. Kayalvizhi, "Harmonic minimization in multilevel inverters using selective harmonic elimination PWM technique," in *Proceedings - 2013 International Conference on Renewable Energy and Sustainable Energy, ICRESE 2013*, 2014.
- [57] S. G. Priya, R. Sasikala, and R. Meenakumari, "A Metaheuristic approach for Cascaded Multilevel Inverters to Improve Power Quality," *Int. Electr. Eng. J.*, vol. 5, no. 4, pp. 1313–1320, 2014.
- [58] M. Mardaneh and F. Golestaneh, "Harmonic Optimization of Diode-clamped Multilevel Inverter Using Teaching-learning-based Optimization Algorithm," *IETE J. Res.*, vol. 59, no. 1, p. 9, 2013.
- [59] M. R. Banaei, M. R. J. Oskuee, and H. Khounjahan, "Reconfiguration of semicascaded multilevel inverter to improve systems performance parameters," *IET Power Electron.*, vol. 7, no. 5, pp. 1106–1112, 2014.
- [60] E. Babaei, S. S. Gowgani, and M. Sabahi, "A new cascaded multilevel inverter with series and parallel connection ability of DC voltage sources," *Turkish J. Electr. Eng. Comput. Sci.*, vol. 23, no. 1, pp. 85–102, Jan. 2015.
- [61] R. Barzegarkhoo, E. Zamiri, N. Vosoughi, H. M. Kojabadi, and L. Chang, "Cascaded multilevel inverter using series connection of novel capacitor-based units with minimum switch count," *IET Power Electron.*, vol. 9, no. 10, pp. 2060–2075, 2016.
- [62] E. Babaei, S. Laali, S. Member, and Z. Bayat, "A Single-Phase Cascaded Multilevel Inverter Based on a New Basic Unit With Reduced Number of Power Switches," vol. 62, no. 2, pp. 922–929, 2015.
- [63] P. Gaur and P. Singh, "Optimization Techniques for Harmonics Minimization in Cascaded Hybrid Multilevel Converters: a Review," *Int. J. Res. Eng. Technol.*, vol. 04, no. 03, pp. 188–193, 2015.

- [64] J. Lago and M. L. Heldwein, "Generalized Synchronous Optimal Pulse Width Modulation for Multilevel Inverters," *IEEE Trans. Power Electron.*, vol. 32, no. 8, pp. 6297–6307, Aug. 2017.
- [65] J. Rajaiah, V. Ramar, and V. Parasunath, "Harmonic Minimization in Seven-Level Cascaded Multilevel Inverter Using Evolutionary Algorithm," *Circuits Syst.*, vol. 07, no. 09, pp. 2309–2322, 2016.
- [66] S. Garg, A. K. Sharma, and P. Yadav, "Performance Analysis of Cascaded Multilevel Inverter Using Particle Swarm Optimization Algorithm," *Int. J. Innov. Sci. Eng. Technol.*, vol. 3, no. 8, pp. 580–586, 2016.
- [67] S. S. A. Ali, R. Kannan, and M. S. Kumar, "Exploration of Modulation Index in Multi-level Inverter using Particle Swarm Optimization Algorithm," *Procedia Comput. Sci.*, vol. 105, no. December 2016, pp. 144–152, 2017.
- [68] N. V. Kumar, V. K. Chinnaiyan, M. Pradish, and S. P. Karthikeyan, "Simulated Annealing Based Selective Harmonic Elimination for Multi-level Inverter," *Energy Procedia*, vol. 117, pp. 855–861, 2017.
- [69] C. Zang, Z. Pei, J. He, G. Ting, J. Zhu, and W. Sun, "Comparison and Analysis on Common Modulation Strategies for the Cascaded Multilevel STATCOM," in *International Conference on Power Electronics and Drive Systems*, 2009, pp. 1439–1442.
- [70] B. Urmila and D. Subbarayudu, "Multilevel Inverters : A Comparative Study of Pulse Width Modulation Techniques," *Int. J. Sci. Eng. Res.*, vol. 1, no. 3, pp. 3–7, 2010.
- [71] D. Mohan and S. B.Kurub, "A Comparative Analysis of Multi Carrier SPWM Control Strategies using Fifteen Level Cascaded H – bridge Multilevel Inverter," *Int. J. Comput. Appl.*, vol. 41, no. 21, pp. 7–11, 2012.
- [72] M. M. Renge and H. M. Suryawanshi, "Three-Dimensional Space-Vector Modulation to Reduce Common-Mode Voltage for Multilevel Inverter," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2324–2331, 2010.
- [73] Q. M. Attique, "A Survey on Space-Vector Pulse Width Modulation for Multilevel Inverters," CPSS Trans. Power Electron. Appl., vol. 2, no. 3, pp. 226–236, 2017.

- [74] C. Govindaraju and K. Baskaran, "Performance Improvement of Multiphase Multilevel Inverter Using Hybrid Carrier Based Space Vector Modulation," *Int. J. Electr. Eng. Informatics*, vol. 2, no. 2, pp. 137–149, 2010.
- [75] C. Govindaraju, "Power Loss Minimizing Control of Cascaded Multilevel Inverter with Efficient Hybrid Carrier Based Space Vector Modulation," Int. J. Electr. Comput. Eng. Syst., vol. 1, no. 1, pp. 49–57, 2010.
- [76] A. B. Oskouei, "Extended SVM algorithms for multilevel trans-Z-source inverter," *Ain Shams Eng. J.*, vol. 7, no. 1, pp. 265–274, 2016.
- [77] N. F. Mailah, "Neutral-Point-Clamped Multilevel Inverter Using Space Vector Modulation," *Eur. J. Sci. Res.*, vol. 28, no. 1, pp. 82–91, 2009.
- [78] A. Sharma and A. Bardalai, "Technique to Determine the Optimized Harmonic Switching Angles of a Cascaded Multilevel Inverter for Minimum Harmonic Distortion," *IETE J. Res.*, vol. 62, no. 3, pp. 288–294, 2016.
- [79] H. Toodeji, "An improved OMTHD technique for an n-level cascaded multilevel inverter with adjustable DC sources," *Turkish J. Electr. Eng. Comput. Sci.*, vol. 25, no. 6, pp. 4841–4853, 2017.
- [80] H. Avenue, "Comparison of OMTHD and OHSW Harmonic Optimization Techniques in Multi-Level Voltage-Source Inverter with Non-Equal DC Sources," in *The 7th International Conference on Power Electronics*, 2007, pp. 587–591.
- [81] E. Guan, P. Song, M. Ye, and B. Wu, "Selective Harmonic Elimination Techniques for Multilevel Cascaded H-Bridge Inverters," in *International Conference on Power Electronics and Drives Systems*, 2005, vol. 2, pp. 1441– 1446.
- [82] A. A. El-samahy *et al.*, "Selective Harmonic Elimination PWM Control in Single Phase and Three Phase Voltage Source Inverter for PV Application Using Harmony," in *Proc. Conf. Renewable Energy Gen. Appl.*, 2016, pp. 1–8.
- [83] J. Kumar, B. Das, S. Member, and P. Agarwal, "Selective Harmonic Elimination Technique for a Multilevel Inverter," in *Fifteenth National Power Systems Conference*, 2008, no. December, pp. 608–613.
- [84] N. V. Kumar, V. K. Chinnaiyan, M. Pradish, and M. S. Divekar, "Selective

harmonic elimination: An comparative analysis for seven level inverter," 2016 IEEE Students' Technol. Symp. TechSym 2016, pp. 157–162, 2017.

- [85] M. S. A. Dahidah and V. G. Agelidis, "Selective harmonic elimination PWM control for cascaded multilevel voltage source converters: A generalized formula," *IEEE Trans. Power Electron.*, vol. 23, no. 4, pp. 1620–1630, 2008.
- [86] M. S. A. Dahidah, G. Konstantinou, and V. G. Agelidis, "A Review of Multilevel Selective Harmonic Elimination PWM: Formulations, Solving Algorithms, Implementation and Applications," *IEEE Trans. Power Electron.*, vol. 30, no. 8, pp. 4091–4106, 2015.
- [87] H. Rahman, M. Y. Javed, Y. Saleem, Q. Ling, and M. M. Gulzar, "Cascaded Hybrid Multi-level Inverter for Selective Harmonics Elimination," *Iran. J. Sci. Technol. - Trans. Electr. Eng.*, vol. 42, no. 2, pp. 135–148, 2018.
- [88] N. Vinoth and H. Umesh, "Simulation of Particle Swarm Optimization Based Selective Harmonic Elimination," *Int. J. Eng. Innov. Technol.*, vol. 2, no. 7, pp. 215–218, 2013.
- [89] R. Seyezhai, "Carrier Overlapping PWM Methods for Asymmetrical Multilevel Inverter," *Int. J. Eng. Sci. Technol.*, vol. 3, no. 8, pp. 6630–6639, 2011.
- [90] N. Chellammal, S. S. Dash, S. Premalatha, and N. K. Rajaguru, "Three Phase Multicarrier PWM Switched Cascaded Multilevel Inverter as Voltage Sag Compensator," *AASRI Procedia*, vol. 2, pp. 282–287, 2012.
- [91] F. T. Josh, J. Jerome, and A. Wilson, "The Comparative Analysis of Multicarrier Control Techniques for SPWM Controlled Cascaded H-bridge Multilevel Inverter," in 2011 International Conference on Emerging Trends in Electrical and Computer Technology, ICETECT 2011, 2011.
- [92] P. Palanivel and S. S. Dash, "Control of Three Phase Cascaded Multilevel Inverter using various Novel Multicarrier Pulse Width Modulation Techniques," *IEEE Reg. 10 Annu. Int. Conf. Proceedings/TENCON*, pp. 59–64, 2010.
- [93] K. Kartheek, B. Madhukar, and P. A. Kumar, "Design and Analysis of Multilevel Inverter with Reduced Number of Switches using Multicarrier SPWM Techniques," Int. J. Recent Innov. Trends Comput. Commun., vol. 5,

no. 6, pp. 277–282, 2017.

- [94] M. Tarafdar Hagh, F. Najaty Mazgar, S. Roozbehani, and A. Jalilian, "THD Minimisation of Multilevel Inverter with Optimised DC Sources Magnitude and Switching Angles," *CIRED - Open Access Proc. J.*, vol. 2017, no. 1, pp. 875–878, 2017.
- [95] J. Olamaei and M. Karimi, "Total Harmonic Distortion Minimisation in Multilevel Inverters using The Teaching–Learning-Based Optimisation Algorithm," Int. J. Ambient Energy, vol. 39, no. 3, pp. 264–269, 2018.
- [96] B. M. K. Fathi S H, N Farokhnia, N Yousefpoor, "Minimisation of total harmonic distortion in a cascaded multilevel inverter by regulating voltages of DC sources," *IET Power Electron.*, vol. 5, no. March 2011, pp. 106–114, 2012.
- [97] R. S. Varzeghan, M. Reza, J. Oskuee, A. Eyvazizadeh, and S. Najafiravadanegh, "An Efficient Method for THD Minimization in Multilevel Inverter's," *Int. J. Electr. Eng. Informatics*, vol. 8, no. 2, pp. 287–302, 2016.
- [98] B. Ozpineci, L. M. Tolbert, and J. N. Chiasson, "Harmonic Optimization of Multilevel Converters using Genetic Algorithms," in PESC Record - IEEE Annual Power Electronics Specialists Conference, 2004.
- [99] K. Bommassani and P. R. Prasad, "Harmonic Reduction In Multilevel Inverter Based On GA Optimization," *Int. J. Sci. Technol. Res.*, vol. 3, no. 5, pp. 316– 321, 2014.
- [100] M. A. Memon, S. Memon, and S. Khan, "THD Minimization from H-Bridge Cascaded Multilevel Inverter Using Particle Swarm Optimization Technique," *Mehran Univ. Res. J. Eng. Technol.*, vol. 36, no. 1, pp. 33–38, 2017.
- [101] V. K. Gupta and R. Mahanty, "Optimized switching scheme of cascaded Hbridge multilevel inverter using PSO," *Int. J. Electr. Power Energy Syst.*, vol. 64, pp. 699–707, 2015.
- [102] F. Chabni, R. Taleb, and M. Helaimi, "ANN-based SHEPWM using a harmony search on a new multilevel inverter topology," *Turkish J. Electr. Eng. Comput. Sci.*, vol. 25, no. 6, pp. 4867–4879, 2017.
- [103] M. Ahmed, S. Mekhilef, M. Mubin, and M. Aamir, "Selective harmonic elimination in inverters using bio-inspired intelligent algorithms for renewable

energy conversion applications : A review," *Renew. Sustain. Energy Rev.*, no. August, pp. 1–19, 2017.

- [104] G. Nageswara Rao, P. Sangameswara Raju, and K. Chandra Sekhar, "Harmonic elimination of cascaded H-bridge multilevel inverter based active power filter controlled by intelligent techniques," *Int. J. Electr. Power Energy Syst.*, vol. 61, pp. 56–63, 2014.
- [105] L. M. Tolbert, F. Z. Peng, and T. G. Habetler, "Multilevel PWM methods at low modulation indices," *Conf. Proc. - IEEE Appl. Power Electron. Conf. Expo. - APEC*, vol. 2, pp. 1032–1038, Mar. 1999.
- [106] D. Patel and R. Ramesh, "A Review of Various Carrier based PWM Methods for Multilevel Inverter," in *India International Conference on Power Electronics 2010*, 2011, vol. 1, pp. 1–6.
- [107] D. Ambhore, V. B. Borghate, S. K. Maddugari, N. Soni, and S. Sabyasachi, "Hybrid SPWM Techniques for Five Level Cascaded H-Bridge Inverter," in *India International Conference on Power Electronics, IICPE*, 2018, vol. 2018-December.
- [108] E. Ozkop and H. I. Okumus, "Direct torque control of induction motor using space vector modulation (SVM-DTC)," in 2008 12th International Middle East Power System Conference, MEPCON 2008, 2008, pp. 368–372.
- [109] J. A. Houldsworth and D. A. Grant, "The Use of Harmonic Distortion to Increase the Output Voltage of a Three-Phase PWM Inverter," *IEEE Trans. Ind. Appl.*, vol. IA-20, no. 5, pp. 1224–1228, 1984.
- [110] Y. Yu, G. Konstantinou, C. D. Townsend, and V. G. Agelidis, "Comparison of zero-sequence injection methods in cascaded H-bridge multilevel converters for large-scale photovoltaic integration," *IET Renew. Power Gener.*, vol. 11, no. 5, pp. 603–613, 2017.
- [111] G. Mehlmann, R. Wendt, and G. Herold, "Space vector fundamental frequency modulation compared with the selective harmonic elimination method," *Renew. Energy Power Qual. J.*, vol. 1, no. 10, pp. 463–468, 2012.
- [112] G. Mehlmann, G. Herold, M. Von Zimmermann, and B. Piepenbreier, "Harmonic optimization for multilevel converters using space vector

fundamental frequency modulation," Proc. 2011 14th Eur. Conf. Power Electron. Appl. EPE 2011, no. January, 2011.

- [113] J. N. Chiasson, L. M. Tolbert, K. J. Mckenzie, and Z. Du, "Control of a Multilevel Converter Using Resultant Theory," *IEEE Trans. Control Syst. Technol.*, vol. 11, no. 3, 2003.
- [114] W. Abd Halim, T. N. A. Tengku Azam, K. Applasamy, and A. Jidin, "Selective Harmonic Elimination Based on Newton-raphson Method for Cascaded Hbridge Multilevel Inverter," *Int. J. Power Electron. Drive Syst.*, vol. 8, no. 3, p. 1193, Sep. 2017.
- [115] A. Singh, S. Negi, S. Bhandari, M. T. Student, and M. Tech, "Harmonic Minimization Using Newton Raphson Method," J. Emerg. Technol. Innov. Res., vol. 6, no. 7, pp. 1–6, 2019.
- [116] Krismadinata, N. A. Rahim, H. W. Ping, and J. Selvaraj, "Elimination of Harmonics in Photovoltaic Seven-level Inverter with Newton-raphson Optimization," *Procedia Environ. Sci.*, vol. 17, pp. 519–528, Jan. 2013.
- [117] C. Alberto, L. Espinosa, I. Portocarrero, and M. Izquierdo, "Minimization of THD and Angle Calculation for Multilevel Inverters," *Int. J. Eng. Technol. IJET-IJENS*, vol. 12, no. 05, pp. 83–86, 2012.
- [118] Megha Jess Mathew, "THD Reduction in Multilevel Inverters Using Real-Time \nAlgorithm," *IOSR J. Comput. Eng.*, vol. 8, no. 2, pp. 01–12, 2013.
- [119] M. G. Hosseini Aghdam, "A new concept in regulation of dc sources in cascaded multi-level inverters to improve output voltage total harmonic distortion," J. Renew. Sustain. Energy, vol. 4, no. 4, 2012.
- [120] M. G. Hosseini Aghdam, S. H. Fathi, and G. B. Gharehpetian, "Harmonic optimization techniques in multi-level voltage-source inverter with unequal DC sources," *J. Power Electron.*, vol. 8, no. 2, pp. 171–180, 2008.
- [121] S. Sirisukprasert, J. S. Lai, and T. H. Liu, "Optimum harmonic reduction with a wide range of modulation indexes for multilevel converters," *IEEE Trans. Ind. Electron.*, vol. 49, no. 4, pp. 875–881, Aug. 2002.
- [122] Z. Du, L. M. Tolbert, and J. N. Chiasson, "Harmonic elimination for multilevel converter with programmed PWM method," in *Conference Record IAS*
Annual Meeting (IEEE Industry Applications Society), 2004, vol. 4, pp. 2210–2215.

- [123] N. Farokhnia, H. Vadizadeh, S. H. Fathi, and F. Anvariasl, "Calculating the formula of line-voltage THD in multilevel inverter with unequal DC sources," *IEEE Trans. Ind. Electron.*, vol. 58, no. 8, pp. 3359–3372, 2011.
- [124] M. El-Bakry, "Accurate THD formulas for multilevel inverters with MILP optimization," *Res. J. Appl. Sci. Eng. Technol.*, vol. 7, no. 10, pp. 2074–2082, 2014.
- [125] M. Reza and J. Oskuee, "Optimization of Line voltage THD in Multilevel Inverter's with Alterable DC Links using TLBO," no. December, 2017.
- [126] B. Majidi *et al.*, "Harmonic Optimization in Multi-Level Inverters using Harmony Search Algorithm," in 2nd IEEE International Conference on Power and Energy (PECon 08), 2008, no. PECon 08, pp. 646–650.
- [127] S. Kirkpatrick, C. D. Gelatt, and M. P. Vecchi, "Optimization by simulated annealing," *Sci. New Ser.*, vol. 220, no. 4598, pp. 671–680, 1983.
- [128] E. Rashedi, H. Nezamabadi-pour, and S. Saryazdi, "GSA: A Gravitational Search Algorithm," *Inf. Sci. (Ny).*, vol. 179, pp. 2232–2248, 2009.
- [129] X.-S. Yang and S. Deb, "Cuckoo Search via Levey Flights," 2009 World Congr. Nat. Biol. Inspired Comput. (NaBIC 2009), pp. 210–214, 2009.
- [130] W. M. Aly, "Evaluation of Cuckoo Search Usage for Model Parameters Estimation," Int. J. of Computer Appl., vol. 78, no. 11, pp. 1–6, 2013.
- [131] S. Roy and S. Sinha Chaudhuri, "Cuckoo Search Algorithm using Lèvy Flight: A Review," *Int. J. Mod. Educ. Comput. Sci.*, vol. 5, no. 12, pp. 10–15, 2014.
- [132] A. H. Gandomi, X. S. Yang, and A. H. Alavi, "Cuckoo search algorithm: A metaheuristic approach to solve structural optimization problems," *Eng. Comput.*, vol. 29, no. 1, pp. 17–35, Jul. 2013.
- [133] "MATLAB MathWorks MATLAB & Simulink." [Online]. Available: https://www.mathworks.com/products/matlab.html.
- [134] "Simscape Power Systems MATLAB & Simulink." [Online]. Available: https://www.mathworks.com/products/simpower.html.

## **APPENDIX A**



### Parts of Board Layout

- 1. Power Supply Section
- 2. Spartan-6 XC6SLX9-TQG144
- 3. PROM & Clock
- 4. ADC Section
- 5. DAC Section
- 6. Switch & LED
- 7. 5V Input & Output Connector
- 8. LCD Interface Section
- 9. UP & DOWN Switch

10. RESET Key

- 11. External JTAG Programming Header
- 12. GPIO Expansion Header
- 13. USB to Serial Converter

#### 1. Power Supply Section

The SP6\_LX9\_LC operates from a single +5V external power supply connected to the main power input (P1) Connector. Internally, the +5V input is converted into +1.2V, +3.3V, +2.5V using multiple voltage regulators. J2, J3, J4 Jumper is used to test the output (+3.3V, +2.5V, +1.2V) Volts.

#### 2. Spartan-6 XC6SLX9-TQG144

Spartan<sup>®</sup>-6 devices are the most cost-optimized FPGAs, offering industry leading connectivity features such as high logic-to-pin ratios, small form-factor packaging, and a diverse number of supported I/O protocols. This board is having 144 Pin Spartan-6 FPGA IC. Spartan-6 IC Number of Logic Elements/Cells having 9152, Total RAM Bits is 589824.

#### 3. PROM & Clock

AHMY\_SP6\_LX9\_LC board having 4MB On board PROM ic for standalone program execution purpose. D1 LED is used to indicate the program successfully downloaded into FPGA. 20MHz Clock input used in this board and Connected pin is



#### 4. ADC Section

This board having 4 channels 12 bit SPI Protocol ADC and Maximum sampling is Rate 1MSPS. ADC operating voltage selected by using J5 Jumper (+5V or +3.3V).



The entire analog inputs are having buffered and over voltage production done by buffer IC. Analog input connection Header details given below.



### 5. DAC Section

This board having 4 channels 12 bit SPI Protocol DAC and Maximum settling time is  $6\mu$ s. Analog Output voltage selected by using J5 Jumper (+5V or +3.3V). Interface and DAC connector details given below



#### 6. Switch & LED

4 Position user DIP switch and 8 User LED's are placed in bottom of the board.



#### 7. 5V Input & Output Connector

5V input Signal is given through P10 connector. Here level translator is converting the 5V input into 3.3V level and it's given to FPGA.



#### 8. LCD Interface Section

20x4 or 16x 2 Numeric LCD interface Header provided in this Board and brightness adjustable trim pot placed top of the LCD (R36-10K) . LCD Data Lines and FPGA interface details given below



#### 9. UP & DOWN Key

UP and DOWN Push button used as input lines. It will give 3.3V default input, when user presses the button it changed '0'.



#### 10. Reset Key

Reset Key used to reset the FPGA.



#### **11. External Programming Header**

The Spartan-6 FPGA LX9 AHMY has one device in the JTAG chain, the Spartan-6 FPGA LX9 FPGA. Configuring the Spartan-6 FPGA on the S6LX9 AHMY can be performed via Boundary Scan with a JTAG download cable. The 10 pin Header details given below



## 12. GPIO Expansion Header

FPGA GPIO Expansion header shown below

| P2 Connector |        |           |        |  |  |
|--------------|--------|-----------|--------|--|--|
| Connector    | FPGA   | Connector | FPGA   |  |  |
| Pin No       | PIN No | Pin No    | PIN No |  |  |
| 1            | P10    | 14        | P99    |  |  |
| 2            | P9     | 15        | P88    |  |  |
| 3            | P8     | 16        | P92    |  |  |
| 4            | P7     | 17        | P84    |  |  |
| 5            | P6     | 18        | P87    |  |  |
| 6            | P5     | 19        | P82    |  |  |
| 7            | P2     | 20        | P83    |  |  |
| 8            | P1     | 21        | P69    |  |  |
| 9            | P144   | 22        | P60    |  |  |
| 10           | P143   | 23        | Gnd    |  |  |
| 11           | P142   | 24        | Gnd    |  |  |
| 12           | P100   | 25        | Gnd    |  |  |
| 13           | P93    | 26        | Gnd    |  |  |
| P3 Connector |        |           |        |  |  |

| Connector | FPGA   | Connector | FPGA   |
|-----------|--------|-----------|--------|
| Pin No    | PIN No | Pin No    | PIN No |
| 1         | P141   | 14        | P121   |
| 2         | P140   | 15        | P120   |
| 3         | P139   | 16        | P119   |
| 4         | P138   | 17        | P118   |
| 5         | P137   | 18        | P117   |
| 6         | P134   | 19        | P116   |
| 7         | P133   | 20        | P115   |
| 8         | P132   | 21        | P114   |
| 9         | P131   | 22        | P112   |
| 10        | P127   | 23        | Gnd    |
| 11        | P126   | 24        | +5V    |
| 12        | P124   | 25        | Gnd    |
| 13        | P123   | 26        | +5V    |

| P4 Connector |        |           |        |  |  |
|--------------|--------|-----------|--------|--|--|
| Connector    | FPGA   | Connector | FPGA   |  |  |
| Pin No       | PIN No | Pin No    | PIN No |  |  |
| 1            | P101   | 6         | +5V    |  |  |
| 2            | P101   | 7         | Gnd    |  |  |
| 3            | P104   | 8         | +5V    |  |  |
| 4            | P105   | 9         | Gnd    |  |  |
| 5            | P111   | 10        | +5V    |  |  |

#### **13. USB to Serial Converter**

AHMY\_SP6\_LX9\_LC board have Isolated serial communication interface through USB connector. The USB-to-UART bridge interface connects to the Spartan-6 FPGA through the following pins:



## **BRIEF PROFILE OF THE RESEARCH SCHOLAR**



**Deepshikha Singla** has received her Degree of Bachelor of Engineering in Electronics and Instrumentation Engineering in 2007. and her Master of Technology in Electrical Engineering (Power System and Drives) from the YMCA University of Science and Technology (YMCAUST), Faridabad, India, in 2011, where she is presently working towards her Ph.D. degree. She has five years of teaching experience at the Manav Rachna International University (MRIU), Faridabad, India. She has published around twelve research papers in various international journals and conferences. Her current research interests include Multilevel Inverters, Optimization Algorithms, and Power Quality Improvements in Multilevel Inverters.

#### Deepshikha Singla

Research Scholar Department of Electrical Engineering Faculty of Engineering & Technology J C Bose University of Science and Technology Sector 6, Faridabad (Haryana), INDIA Tel: +91 7988720847 deepshikha\_16s@yahoo.com

# LIST OF PUBLICATIONS OUT OF THESIS

### List of Publications in International Journal

| S.No | Title of the paper                                                                                                                                                       | Publisher                                                                                                                                  | Impact<br>factor | Whether<br>Referred<br>or Non<br>Referred | Whether<br>you paid<br>any money<br>or not for | Remarks                                                                                                                                                           |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.   | Implementation<br>of Cuckoo<br>Search<br>optimized<br>firing scheme<br>in 5-Level<br>Cascaded H-<br>Bridge<br>Multilevel<br>Inverter for<br>Power Quality<br>Improvement | Journal of<br>Power<br>Electronics<br>(JPE), Vol.19<br>Issue 6, pp<br>1458-1466,<br>November<br>2019. ISSN:<br>2093-4718                   | 0.901            | Refereed<br>ISSN:<br>2093-4718            | No                                             | SCIE and<br>SCOPUS<br>Indexed Journal                                                                                                                             |
| 2.   | Power Loss<br>Investigation in<br>11-Level<br>Cascaded H-<br>Bridge Inverter<br>using Cuckoo<br>Search<br>Optimized<br>Switching<br>Scheme                               | International<br>Journal of<br>Engineering and<br>Advanced<br>Technology<br>(IJEAT), Vol. 8<br>Issue 6, August<br>2019. ISSN:<br>2249-8958 | 5.97             | Refereed<br>ISSN:<br>2249-<br>8958        | No                                             | SCOPUS<br>Indexed Journal                                                                                                                                         |
| 3.   | Optimal<br>Minimization<br>of THD and<br>Loss Analysis<br>in Multilevel<br>Inverter using<br>Cuckoo Search<br>Algorithm                                                  | Journal of<br>Emerging<br>Technologies<br>and Innovative<br>Research<br>(JETIR), Vol. 5,<br>Issue 8, August<br>2018, ISSN:<br>2349-5162.   | 5.87             | Refereed<br>ISSN:<br>2349-5162            | Yes (2100)                                     | UGC Approved<br>Journal                                                                                                                                           |
| 4    | Performance<br>Analysis Of<br>Harmonic<br>Elimination In<br>Cascaded H-<br>Bridge<br>Multilevel<br>Inverters Using<br>Constrained<br>PSO Algorithm                       | International<br>Journal Series<br>in Engineering<br>Science<br>(IJSES), Vol. 3,<br>pp 1-14,<br>November<br>2017, ISSN:<br>2455-3328.      |                  | Refereed<br>ISSN:<br>2455-3328            | No (Open<br>access fee-<br>3000)               | It is licensed<br>under a Creative<br>Commons<br>Attribution-Non<br>Commercial 4.0<br>International<br>License. The<br>title is under<br>evaluation by<br>SCOPUS. |
| 5    | Power Quality<br>Improvement<br>Using<br>Multilevel<br>Inverters – A<br>Review                                                                                           | Int. J. of Engg.<br>Sci. &<br>Mgmt.(IJESM),<br>pp 64-76,<br>December 2011,<br>ISSN: 2277-<br>5528.                                         | 5.085            | Refereed<br>ISSN:<br>2277-5528            | No                                             | Indexed in IIJIF<br>and Thomson<br>Reuters                                                                                                                        |

| List of Publications | in | International | Conferences |
|----------------------|----|---------------|-------------|
|----------------------|----|---------------|-------------|

| S.No | Title of the<br>paper                                                                                | Publisher                                                                                                                              | Impact<br>factor | Whether<br>Referred<br>or Non<br>Referred                                                                          | Whether<br>you paid<br>any money<br>or not for<br>publication | Remarks                                          |
|------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------|
| 1.   | Harmony<br>Search<br>Algorithm<br>based Power<br>Quality<br>Improvement<br>in Multilevel<br>Inverter | IEEE<br>International<br>conference on<br>power<br>Electronics,<br>Intelligent<br>Control and<br>Energy Systems<br>(ICPEICES-<br>2018) | -                | Yes, 22-24<br>Oct. 2018,<br>DOI: <u>10.11</u><br><u>09/ICPEIC</u><br><u>ES.2018.8</u><br><u>897495</u>             | Yes<br>(Registratio<br>n Fee)                                 | SCOPUS<br>Indexed<br>Conference,<br>IEEE Explore |
| 2    | Power Loss<br>Analysis in<br>Multilevel<br>Inverters using<br>Multi-objective<br>Optimization        | IEEE<br>International<br>conference on<br>power<br>Electronics,<br>Intelligent<br>Control and<br>Energy Systems<br>(ICPEICES-<br>2018) | -                | Yes, 22-24<br>Oct. 2018,<br>DOI:<br><u>10.1109/I</u><br><u>CPEICES.</u><br><u>2018.8897</u><br><u>435</u>          | Yes<br>(Registratio<br>n Fee)                                 | SCOPUS<br>Indexed<br>Conference,<br>IEEE Explore |
| 3.   | Comparative<br>Analysis of<br>Harmonic<br>Reduction in<br>Multilevel<br>Inverter                     | IEEE Fifth<br>Power India<br>Conference                                                                                                | -                | Yes<br>pp. 1-5,<br>19-22 Dec.<br>2012,<br>DOI: <u>10.1</u><br><u>109/Power</u><br><u>I.2012.647</u><br><u>9521</u> | Yes<br>(Registratio<br>n Fee)                                 | SCOPUS<br>Indexed<br>Conference,<br>IEEE Explore |
| 4.   | SMC based<br>Shunt Active<br>Harmonic<br>Filter for<br>Power Quality<br>Enhancement                  | IEEE<br>International<br>Conference on<br>Energy,<br>Automation,<br>and Signal<br>(ICEAS)                                              | -                | Yes<br>pp. 1-7,<br>28-30 Dec.<br>2011,<br>DOI: <u>10.1</u><br><u>109/ICEA</u><br><u>S.2011.61</u><br><u>47116</u>  | Yes<br>(Registratio<br>n Fee)                                 | SCOPUS<br>Indexed<br>Conference,<br>IEEE Explore |

# List of Communicated Papers

| S.No | Title of the paper                                                                                     | Name of Journal                       | Year |
|------|--------------------------------------------------------------------------------------------------------|---------------------------------------|------|
| 1    | Minimization of Harmonics using<br>Various Optimization Algorithms in<br>Cascaded Multilevel Inverters | Sadhana Indian Academy of Sciences    | 2020 |
| 2    | Optimal Switching Technique for<br>Cascaded Multilevel Inverters Using<br>Meta-Heuristic Approach      | Computers & Electrical<br>Engineering | 2020 |