## YMCA University of Science and Technology, Faridabad

## M.Tech (ECE) III -Semester

## Subject Name: Electronics System Design (Code: E16C-701)

## Time: 03 Hrs

M. Marks: 60

Note:- (i) Question No. 1 (Part-A) is Compulsory.

(ii) Answer any four questions from Part-B in detail.

|                  | Part A (Compulsory Question)<br>(2*10=20 Marks )                                                                                                                                                                                                                                                             |            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Q1:              | (a) Mention various applications of a multiplexer.                                                                                                                                                                                                                                                           | (2)        |
|                  | (b) Compare in brief the features of MSI and LSI circuits.                                                                                                                                                                                                                                                   | (2)        |
|                  | (c) What is the need of sequential circuits?                                                                                                                                                                                                                                                                 | (2)        |
|                  | (d) Mention the architectural differences between combinational and sequential circuits.                                                                                                                                                                                                                     | (2)        |
|                  | (e) What do you understand by clock skew?                                                                                                                                                                                                                                                                    | (2)        |
|                  | (f) Mention various applications of PLAs.                                                                                                                                                                                                                                                                    | (2)        |
|                  | (g) What is the significance of asynchronous circuits?                                                                                                                                                                                                                                                       | (2)        |
|                  | (h) What are the characteristics of essential hazards?                                                                                                                                                                                                                                                       | (2)        |
|                  | (i) Draw the general structure of CPLD.                                                                                                                                                                                                                                                                      | (2)        |
|                  | (j) Compare the features of synchronous and asynchronous sequential circuits.                                                                                                                                                                                                                                | (2)        |
|                  | (4*10=40 Marks)                                                                                                                                                                                                                                                                                              | (5)        |
| Q2: <sup>-</sup> | (a) With the help of block diagram and K-maps, present the design of a two-bit                                                                                                                                                                                                                               | (5)        |
|                  | <ul><li>(b) With the help of relevant diagrams, design a 4-to-1 multiplexer.</li></ul>                                                                                                                                                                                                                       | (5)        |
| 03.              | () Describe in detail the schematic diagram for a Tristate buller.                                                                                                                                                                                                                                           | (5)        |
| Q3:              | (b) Design a clocked S-R flip flop as prescribed by its characteristic table.                                                                                                                                                                                                                                | (5)        |
| Q4:              | (a) Convert S. P. flip flop to a D-latch using conversion lable and K-map.                                                                                                                                                                                                                                   | (5)        |
|                  | (b) Design a self –correcting 3-bit twisted ring counter using JK hip-hops                                                                                                                                                                                                                                   | (5)        |
| Q5:              | <ul> <li>(assume relevant values).</li> <li>Explain in detail the following with reference to MDS diagram generation:         <ul> <li>(i) MDS Symbology (ii) MDS diagram constructs</li> <li>Also develop a seven state MDS diagram for the prototype pop machine system controller.</li> </ul> </li> </ul> | (10)       |
| Q6:              | Write detailed notes on the following:<br>(a) FPGA                                                                                                                                                                                                                                                           | (5)<br>(5) |
| Q7:              | <ul><li>(b) Hazards</li><li>(a) Explain in detail the block diagram model of a general asynchronous finite state</li></ul>                                                                                                                                                                                   | (5)        |
|                  | machine.<br>(b) Design a binary toggle circuit that changes state with each rising edge of the                                                                                                                                                                                                               | (5)        |