Roll No. ....

Total Pages: 3

009604

## May 2023 **B.Tech.** (EIC) VI SEMESTER VLSI Design (EIEL-611)

Time: 3 Hours]

009604/35/111/417

[Max. Marks: 75

## Instructions:

- 1. It is compulsory to answer all the questions (1.5 marks each) of Part-A in short.
- 2. Answer any four questions from Part-B in detail.
- 3. Different sub-parts of a question are to be attempted adjacent to each other.

## PART-A

| 1.            | (a)   | Why resistance is not used as load element for N                  | MOS         |
|---------------|-------|-------------------------------------------------------------------|-------------|
|               |       | logic inverter?                                                   | (1.5)       |
|               | (b)   | What is the threshold voltage of the MOSFET?                      | (1.5)       |
|               | (c)   | How a depletion mode MOSFET is different enhancement mode MOSFET? | from (1.5)  |
|               | (d)   | How MOSFET can work as a switch?                                  | (1.5)       |
|               | (e)   | What is latch up issues in CMOS circuits?                         | (1.5)       |
| ed a<br>14 au | (f)   | Why non-ideal effects are observed mainly in channel devices?     | short (1.5) |
|               | (g)   | What do you mean by noise margins?                                | (1.5)       |
| 0096          | 504/3 | 5/111/417                                                         | P.T.O.      |

What is the requirement of circuit layout in VLSI (1.5)designing? Why do we use "standard unit of capacitance" in VLSI (1.5)circuits? (1.5)What is CMOS Pseudo MOS logic? PART-B What do you mean by VLSI? Explain VLSI Design flow using suitable diagram. (7.5)What is MOSFET? Explain the operation of basic MOS transistor in all the region of operations. (7.5)Describe the p-well process for fabrication of the "CMOS INVERTER" with the sketches of all the steps. (7.5)(b) Draw and explain the VTC characteristics of NMOS

inverter. What is BiCMOS inverter? How BiCMOS

Draw the schematic and stick diagram for  $Z=A\bar{B}+C\bar{D}$ 

What is dynamic logic circuits? Why these circuits are used? What is the major issues which can occurs in these dynamic logic circuits? How these issues can be

(b) Explain the different types power dissipation occurring

(7.5)

(7.5)

inverter is different from CMOS inverter?

using CMOS combinational logic designs.

in CMOS circuits in detail.

(b) What is scaling of the MOSFET circuits? Explain different kinds of scaling for these MOSFET based circuits and also discuss the advantages and limitations (7.5)of scaling. (7.5)Discuss the design of CMOS parity generator. 6. Explain in detail the different second order effects (7.5)occurring in MOSFET using clear diagram. Explain Concept of sheet capacitance in VLSI circuits. (5) Lambda based design rules for layout preparation. (5) Design half adder using transmission gates. (5)

3.

overcome using Domino logic circuits?